Claims
- 1. A semiconductor memory having a plurality of operational modes comprising:
- a memory portion having a plurality of memory cells provided at intersections of a plurality of word lines and a plurality of data lines, and a row decoder and a column decoder coupled to said memory cells;
- an internal circuit coupled to said memory portion;
- a holding circuit coupled to said internal circuit;
- a first external terminal for receiving a row address strobe signal (RAS);
- a second external terminal for receiving a column address strobe signal (CAS);
- a third external terminal for receiving a write enable signal (WE);
- a plurality of external address terminals, coupled to said memory portion, for receiving row address signals and column address signals in a time sharing manner; and
- a detecting circuit coupled to said first, second and third external terminals and said holding circuit,
- wherein said detecting circuit detects levels of said row address strobe signal, said column address strobe signal and said write enable signal,
- wherein a designating signal designating one of said plurality of operational modes is set into said holding circuit in response to said column address strobe signal being at a logic "low" level and said write enable signal being at a logic "low" level when said row address strobe signal changes from a logic "high" level to a logic "low" level,
- wherein, after said designating signal is set into said holding circuit, said row decoder operates on the basis of said row address signals, which are designated in response to a change of said row address strobe signal from a logic "high" level to a logic "low" level, and said column decoder operates on the basis of said column address signals, which are designated in response to a change of said column address strobe signal from a logic "high" level to a logic "low" level, and
- wherein, in accordance with one of said plurality of operational modes designated by said designating signal set into said holding circuit, said internal circuit processes data including memory cell information which is obtained from a memory cell selected by operations of said row decoder and said column decoder.
- 2. A semiconductor memory according to claim 1, wherein said plurality of memory cells are dynamic memory cells.
- 3. A semiconductor memory having a plurality of operational modes comprising:
- a memory portion having a plurality of memory cells provided at intersections of a plurality of word lines and a plurality of data lines, and a row decoder and a column decoder coupled to said memory cells;
- first means for holding a designating signal designating one of said plurality of operational modes;
- second means, coupled to said memory portion, for processing data in accordance with one of said plurality of operational mode designated by said designating signal set into said first means;
- a first external terminal for receiving a row address strobe signal (RAS);
- a second external terminal for receiving a column address strobe signal (CAS);
- a third external terminal for receiving a write enable signal (WE);
- a plurality of external address terminals, coupled to said memory portion, for receiving row address signals and column address signals in a time sharing manner; and
- third means, coupled to said first, second and third external terminals, for detecting levels of said row address strobe signal, said column address strobe signal and said write enable signal,
- wherein said designating signal is set into a first means in response to said column address strobe signal being at a logic "low" level and said write enable signal being at a logic "low" level when said row address strobe signal changes from a logic "high" level to a logic "low" level,
- wherein, after said designating signal is set into said first means, said row decoder operates on the basis of said row address signals, which are designated in response to a change of said row address strobe signal from a logic "high" level to a logic "low" level, and said column decoder operates on the basis of said column address signals, which are designated in response to a change of said column address strobe signal from a logic "high" level to a logic "low" level, and
- wherein said second means processes data including memory cell information which is obtained from a memory cell selected by operations of said row decoder and said column decoder.
- 4. A semiconductor memory according to claim 3, wherein said plurality of memory cells are dynamic memory cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-129826 |
Jun 1985 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/254,416, filed Jun. 6, 1994, now U.S. Pat. No. 5,444,665 which is a continuation of application Ser. No. 029,060, filed on Mar. 10, 1993, now abandoned, which is a continuation of application Ser. No. 729,337 filed Jul. 12, 1992, now U.S. Pat. No. 5,206,932, which is a continuation of application Ser. No. 570,525 filed Aug. 21, 1990, now U.S. Pat. No. 5,068,827, which is a continuation of application Ser. No. 224,375 filed Jul. 26, 1988 (now U.S. Pat. No. 4,951,251), which is a divisional of application Ser. No. 874,106 filed Jun. 13, 1986 (now U.S. Pat. No. 4,766,570).
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4660180 |
Tanimura et al. |
Apr 1987 |
|
4685089 |
Patel et al. |
Aug 1987 |
|
4811299 |
Miyazawa et al. |
Mar 1989 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
874106 |
Jun 1986 |
|
Continuations (5)
|
Number |
Date |
Country |
Parent |
254416 |
Jun 1994 |
|
Parent |
29060 |
Mar 1993 |
|
Parent |
729337 |
Jul 1991 |
|
Parent |
570525 |
Aug 1990 |
|
Parent |
224375 |
Jul 1988 |
|