Claims
- 1. A semiconductor memory comprising:a memory cell array including a redundant memory cell; a first storage circuit including a cutoff type fuse element; a second storage circuit including an electrically programmable non-volatile memory element; an address signal wiring which commonly transmits address information to be compared with respective memory address information stored in said first storage circuit and said second storage circuit; and a circuit which selects said redundant memory cell on the basis of information stored in said first storage circuit or said second storage circuit, wherein said first storage circuit and said second storage circuit are allocated along said address signal wiring, and wherein said first storage circuit and said second storage circuit are disposed so as to adjoin each other.
- 2. A semiconductor memory comprising:a memory cell array including a redundant memory cell; a first storage circuit including a cutoff type fuse element; a second storage circuit including an electrically programmable non-volatile memory element; an address signal wiring which transmits address information; a circuit which selects said redundant memory cell on the basis of information stored in said first storage circuit or said second storage circuit; and a generator which forms a voltage used to program said electrically programmable non-volatile memory element, wherein said first storage circuit and said second storage circuit are arranged along said address signal wiring, and wherein said generator is arranged so as to be closer to said second storage circuit than to said first storage circuit.
- 3. A semiconductor memory comprising:a memory cell array including a redundant memory cell; a first storage circuit including a cutoff type fuse element; a second storage circuit including a fuse relievable after assembly; an address signal wiring which transmits address information to be compared with respective memory address information stored in said first storage circuit and said second storage circuit; and a circuit which selects said redundant memory cell on the basis of information stored in said first storage circuit or said second storage circuit, wherein said first storage circuit and said second storage circuit are allocated along said address signal wiring, and wherein said first storage circuit and said second storage circuit are disposed so as to adjoin each other.
- 4. A semiconductor memory according to claim 3,wherein said fuse included in said second storage circuit comprises an electrically programmable memory element.
- 5. A semiconductor memory according to claim 4,wherein said electrically programmable memory element is manufactured by a monolayer polysilicon gate process.
- 6. A semiconductor memory comprising:a memory cell array including a redundant memory cell; a first storage circuit including a cutoff type fuse element; a second storage circuit including a fuse relievable after assembly; an address signal wiring which transmits address information; a circuit which selects said redundant memory cell on the basis of information stored in said first storage circuit or said second storage circuit; and a generator which forms a voltage used to program said fuse included in said second storage circuit, wherein said first storage circuit and said second storage circuit are arranged along said address signal wiring, and wherein said generator is arranged so as to be closer to said second storage circuit than to said first storage circuit.
- 7. A semiconductor memory according to claim 6,wherein said fuse included in said second storage circuit comprises an electrically programmable memory element.
- 8. A semiconductor memory according to claim 7,wherein said electrically programmable memory element is manufactured by a monolayer polysilicon gate process.
- 9. A semiconductor memory comprising:a memory cell array including a redundant memory cell; a first storage circuit including a cutoff type fuse element; a second storage circuit including a fuse relievable after assembly; an address signal wiring which transmits address information; a circuit which selects said redundant memory cell on the basis of information stored in said first storage circuit or said second storage circuit; and a generator which forms a first voltage based on a second voltage, wherein said first voltage is applied to said second storage circuit and wherein an absolute value of said first voltage is higher than that of said second voltage, wherein said first storage circuit and said second storage circuit are arranged along said address signal wiring, and wherein said generator is arranged so as to be closer to said second storage circuit than to said first storage circuit.
- 10. A semiconductor memory according to claim 9,wherein said fuse included in said second storage circuit comprises an electrically programmable memory element.
- 11. A semiconductor memory according to claim 10,wherein said electrically programmable memory element is manufactured by a monolayer polysilicon gate process.
- 12. A semiconductor memory according to claim 9,wherein said first voltage is used to program said fuse included in said second storage circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-212162 |
Jul 2000 |
JP |
|
Parent Case Info
This is a continuation of parent application Ser. No. 09/903,509, filed Jul. 13, 2001 now U.S. Pat. No. 6,388,941, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (8)
Foreign Referenced Citations (8)
Number |
Date |
Country |
1-261845 |
Oct 1989 |
JP |
3-157897 |
Jul 1991 |
JP |
4-328398 |
Nov 1992 |
JP |
7-326198 |
Dec 1995 |
JP |
8-31196 |
Feb 1996 |
JP |
8-255498 |
Oct 1996 |
JP |
8-335674 |
Dec 1996 |
JP |
11-16385 |
Jan 1999 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/903509 |
Jul 2001 |
US |
Child |
10/134521 |
|
US |