S. Miyaoka et al., "A 7ns/350mW 64K EZL Compatible RAM", ISSZC 1987, pp. 132-137, Digest of Technical Papers. |
Kobayashi et al., "A 10--.mu.W Standby Power 2,56K CMOS SRAM", IEEE Journal of Solid-State Circuits, vol. SC-20, No. 5, Oct., 1985, pp. 935-939. |
T. Ohtani et al., "A 25ns 1Mb CMOS SRAM", ISSCC 87, Feb. 27, 1987, pp. 264-265 and 420. |
Minato et al., "A 42ns 1Mb CMOS SRAM", ISSCC 87, Feb. 27, 1987, pp. 260-261 and 418. |
T. Sakurai et al., "A Low Power 46 ns 256 kbit CMOS Static Ram with Dynamic Double Word Line", IEEE Journal of Solid-State Circuits, vol. SC-19, No. 5, October, 1984, pp. 578-584. |