Claims
- 1. A semiconductor memory with semiconductor memory cells, comprising:
a substrate, the substrate having a substrate surface; a first trench, the first trench being arranged in the substrate and having a lower region, a central region and an upper region, the first trench having a trench capacitor formed therein; a first direction and a second direction, the second direction crossing the first direction; a second trench, the second trench being arranged beside the first trench with respect to the first direction in the substrate, the second trench having a trench capacitor formed therein; a first longitudinal trench and a second longitudinal trench, the first and second longitudinal trenches being relatively arranged parallel to one another and extend along the first direction, the first longitudinal trench adjoining the first trench and the second trench, the second longitudinal trench adjoining the first trench and the second trench on the opposite side of the first trench and the second trench with respect to the first longitudinal trench; an active region, the active region being arranged between the first longitudinal trench, the second longitudinal trench, the first trench and the second trench; a first spacer word line, the first spacer word line being arranged in the first longitudinal trench laterally at the active region; a second spacer word line, the second spacer word line being arranged in the second longitudinal trench laterally at the active region; conductive connecting webs, the webs being arranged in the upper region of the first trench or of the second trench as connections between the first spacer word line and the second spacer word line; and a vertical selection transistor, which has a source doping region, a drain doping region and a channel, the channel being arranged between the source doping region and the drain doping region in the active region and the source doping region being connected to the trench capacitor and the drain doping region being connected to a bit line, the bit line being arranged on the substrate and crossing the first spacer word line wherein the thickness of the connecting webs in the direction of the first spacer word line is less than half the width of the first trench in the direction of the first spacer word line.
- 2. The semiconductor memory according to claim 1, wherein a first connecting web and a second connecting web are arranged in the first trench, the first connecting web adjoining the active region and the second connecting web being arranged at a sidewall of the first trench opposite to the first connecting web in the upper region of the first trench.
- 3. The semiconductor memory according to claim 1, wherein the active region is enclosed by gate electrodes formed by the spacer word line and the connecting web.
- 4. The semiconductor memory according to claim 2, wherein a connecting web is, in each case, arranged between two active regions.
- 5. The semiconductor memory according to claim 2, wherein the second connecting web, proceeding from the substrate surface, extends relatively more deeply into the first trench than the first connecting web.
- 6. The semiconductor memory according to claim 1, wherein an insulation collar is arranged on the side wall of the trench in the central region of the trench.
- 7. The semiconductor memory according to claim 1, wherein a conductive trench filling is arranged as an inner capacitor electrode of the trench capacitor in the lower region and the central region of the trench.
- 8. The semiconductor memory according to claim 7, wherein an insulating layer is arranged on the conductive trench filling, the insulating layer extending from the first connecting web to the second connecting web, the insulating layer having an angled course at the second connecting web so that the insulating layer covers the second connecting web along a relatively longer distance than the first connecting web.
- 9. The semiconductor memory according to claim 1, wherein the insulation collar, along the periphery of the first trench, has a relatively uniform distance from the substrate surface.
- 10. A method for fabricating a semiconductor memory, comprising:
providing a substrate, the substrate having a substrate surface having a first direction, and a second direction, the second direction crossing the first direction; forming a first trench in the substrate, the trench having a lower region, a central region and an upper region; forming a second trench in the substrate, the second trench being arranged beside the first trench with respect to the first direction; forming a first longitudinal trench and a second longitudinal trench, the trenches running parallel to one another and extending along the first direction, the first longitudinal trench adjoining the first trench and the second trench, and the second longitudinal trench adjoining the first trench and the second trench at the opposite side of the first trench and the second trench with respect to the first longitudinal trench, an active region being formed between the first longitudinal trench, the second longitudinal trench, the first trench and the second trench; forming a first spacer word line in the first longitudinal trench, laterally at the active region; forming a second spacer word line in the second longitudinal trench, laterally at the side wall of the active region opposite to the first spacer word line; forming conductive connecting webs in the upper region of the first trench or of the second trench, between the first spacer word line and the second spacer word line, so that the first spacer word line is connected to the second spacer word line; forming a trench capacitor in the first trench; and forming a vertical selection transistor, the vertical selection transistor having a source doping region, a drain doping region and a channel, the channel being formed between the source doping region and the drain doping region in the active region, the source doping region being connected to the trench capacitor and the drain doping region being connected to a bit line, which is formed on the substrate and crosses the first spacer word line, wherein the connecting webs in the direction of the first spacer word line are formed with a thickness which is less than half the width of the first trench in the direction of the first spacer word line.
- 11. The method according to claim 10, wherein a conductive trench filling is filled into the lower region of the trench as inner capacitor electrode.
- 12. The method according to claim 11, wherein an insulation collar is formed in the central region of the first trench on the side wall of the first trench and the conductive trench filling is subsequently filled into the central region of the first trench.
- 13. The method according to claim 12, wherein a first insulating layer is arranged on the conductive trench filling.
- 14. The method according to claim 12, wherein
a first mask layer is deposited by directional deposition in the first trench onto the conductive trench filling at an angle which is tilted relative to a perpendicular normal to the substrate surface such that the conductive trench filling is partially covered with the first mask layer and partially remains free; an etching of the conductive trench filling masked by the first mask layer is carried out, part of the conductive trench filling likewise being removed; and a second insulating layer is deposited conformally in the first trench and the first trench is filled with a first filling material.
- 15. The method according to claim 12, wherein
a silicon layer is deposited conformally in the first trench and is etched back, so that a tubular silicon spacer is formed on the conductive trench filling; the silicon spacer is doped on one side by a directional implantation, the substrate being tilted with respect to the implantation direction such that one side of the silicon spacer is doped and the other side remains relatively unchanged; the silicon spacer is etched selectively depending on its dopant concentration and, in the process, is partially removed from the conductive trench filling; and the uncovered conductive trench filling is etched, thereby forming a depression in the first trench.
- 16. The semiconductor memory according to claim 3, wherein a connecting web is, in each case, arranged between two active regions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
DE 10143650.5 |
Sep 2001 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of PCT Application No. PCT/DE02/02980, filed on Aug. 14, 2002, and titled “Semiconductor Memory With Memory Cells Comprising A Vertical Selection Transistor And Method For Production Thereof,” which claims priority from German Patent Application No. DE 10143650.5, filed on Sep. 5, 2001, and titled “Semiconductor Memory With Memory Cells Comprising A Vertical Selection Transistor And Method For Fabricating It,” the entire contents of which are hereby incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE02/02980 |
Aug 2002 |
US |
Child |
10792742 |
Mar 2004 |
US |