Claims
- 1. An integrated circuit with a memory, comprising:
- an array of storage cells arranged in rows and columns;
- a plurality of output terminals;
- means for accessing a plurality of storage cells in said array, selected according to an address signal, for communication with said plurality of output terminals;
- a plurality of redundant storage cells arranged in first and second redundant columns and associated with said array;
- a first and second redundant bit lines, for communicating the data state of one of said plurality of redundant storage cells in said first and second redundant columns, respectively, when selected;
- a first redundant output select circuit, coupled between the first redundant column and a first group of said plurality of output terminals, for coupling the selected redundant memory cell in the first redundant column to a selected one of the first group of output terminals so that, responsive to said address signal indicating that one of said plurality of redundant storage cells in the first redundant column are to be selected, said one of said plurality of redundant storage cells is in communication with the selected one of the first group of output terminals comprising:
- a first plurality of pass gates, each having a conduction path connected on a first side to said first redundant bit line and having a control terminal controlled according to said address signal; and
- a first plurality of fuses, each associated with one of the first group of output terminals, and connected in series between its associated output terminal and a second side of the conduction path of one of the first plurality of pass gates; and
- a second redundant output select circuit, coupled between the second redundant column and a second group of said plurality of output terminals, for coupling the selected redundant memory cell in the second redundant column to a selected one of the second group of output terminals so that, responsive to said address signal indicating that one of said plurality of redundant storage cells in the second redundant column are to be selected, said one of said plurality of redundant storage cells is in communication with the selected output terminal comprising:
- a second plurality of pass gates, each having a conduction path connected on a first side to said second redundant bit line and having a control terminal controlled according to said address signal; and
- a second plurality of fuses, each associated with one of the second group of output terminals, and connected in series between its associated output terminal and a second side of the conduction path of one of the second plurality of pass gates;
- wherein those of the first and second plurality of fuses not associated with a selected output terminal are opened, and the ones of the first and second plurality of fuses associated with selected ones of the first and second groups of output terminals, respectively, are maintained closed.
- 2. The integrated circuit of claim 1, wherein each of said first and second redundant output select circuits comprise a multiplexer.
- 3. The integrated circuit of claim 1, wherein said means for accessing comprises:
- a decoder, for receiving said address signal and for selecting selected ones of said plurality of storage cells for communication with said output terminals.
- 4. The integrated circuit of claim 3, further comprising:
- a redundant decoder, for receiving said address signal and for selecting one of said redundant storage cells in said first redundant column or in said second redundant column for communication with the output terminals selected by its associated first or second redundant output select circuit.
- 5. The integrated circuit of claim 4, wherein said decoder comprises:
- a row decoder, for selecting a row of said plurality of storage cells according to a row address signal; and
- a column decoder, for selecting storage cells in said selected row for communication with said output terminals according to a column address signal.
- 6. The integrated circuit of claims 5, further comprising:
- a redundant column decoder, for receiving said address signal and for selecting one of said redundant storage cells in said first redundant column or in said second redundant column for communication with the output terminals selected by its associated first or second redundant output select circuit responsive to said column address signal indicating that one of said redundant storage cells is to be selected.
- 7. The integrated circuit of claim 1, wherein said array of storage cells comprises a plurality of sub-arrays.
- 8. The integrated circuit of claim 6, wherein all of the storage cells selected by said address are located in the same sub-array.
- 9. The integrated circuit of claim 8, wherein each of said sub-arrays is associated with a plurality of said redundant storage cells.
Parent Case Info
The present application is a continuation of copending application Ser. No. 07/627,823, filed Dec. 14, 1990, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0361404 |
Apr 1990 |
EPX |
3906897 |
Sep 1989 |
DEX |
2165971 |
Sep 1985 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Hardee, et al., "A Fault-Tolerant 30 ns/375 mW 16K.times.1 NMOS Static RAM", J. Solid State Circuits, vol. SC-16, No. 5 (IEEE, 1981), pp. 435-43. |
Childs, et al., "An 18 ns 4K.times.4 CMOS SRAM", J. Solid State Circuits, vol. SC-19, No. 5 (IEEE, 1984), pp. 545-551. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
627823 |
Dec 1990 |
|