Claims
- 1. A semiconductor memory comprising:
read amplifier circuits for amplifying read-out data transferred from sense amplifiers; and write buffer circuits for driving write data to said sense amplifiers, wherein said read amplifier circuits are arranged adjacent to each other, or said write buffer circuits are arranged adjacent to each other.
- 2. The memory according to claim 1, wherein said read amplifier circuits are arranged adjacent to each other, and said write buffer circuits are dispersed on both sides of said read amplifier circuits.
- 3. The memory according to claim 2, wherein said sense amplifier is activated with a local write selection signal in write operation, and said local write selection signal is driven by a first circuit disposed at a cross portion of a sense amplifier string and a segment row decoder string.
- 4. The memory according to claim 3, wherein said first circuit is controlled with a global write selection signal, said write buffer circuit is controlled with a write enable signal to be activated, and those global write selection signal and write enable signal are controlled with a control signal to be activated.
- 5. The memory according to claim 4, wherein a second circuit for controlling and driving said global write selection signal and said write enable signal is disposed at or in the vicinity of a cross portion of said segment row decoder string and an amplifier string.
- 6. The memory according to claim 4, wherein said first circuit comprises:
a NAND circuit having an input for said global write selection signal; and an inverter for receiving an output signal of said NAND circuit to output said local write selection signal.
- 7. The memory according to claim 5, wherein said second circuit comprises:
a NAND circuit having an input for said control signal for activating said global write selection signal and said write enable signal; a first inverter for receiving an output signal of said NAND circuit to output said global write selection signal; and a second inverter for receiving an output signal of said NAND circuit to output said write enable signal.
- 8. The memory according to claim 1, wherein said write buffer circuits are arranged adjacent to each other, and said read amplifier circuits are dispersed on both sides of said write buffer circuits.
- 9. The memory according to claim 8, wherein said sense amplifier is activated with a local write selection signal in write operation, and said local write selection signal is driven by a first circuit disposed at a cross portion of a sense amplifier string and a segment row decoder string.
- 10. The memory according to claim 9, wherein said first circuit is controlled with a global write selection signal, said write buffer circuit is controlled with a write enable signal to be activated, and those global write selection signal and write enable signal are driven by a second circuit disposed at or in the vicinity of a cross portion of said segment row decoder string and an amplifier string.
- 11. The memory according to claim 1, wherein said read amplifier circuits are arranged adjacent to each other, and said write buffer circuits are arranged adjacent to each other.
- 12. The memory according to claim 11, wherein said sense amplifier is activated with a local write selection signal in write operation, and said local write selection signal is driven by a first circuit disposed at a cross portion of a sense amplifier string and a segment row decoder string.
- 13. The memory according to claim 12, wherein said first circuit is controlled with a global write selection signal, said write buffer circuit is controlled with a write enable signal to be activated, and those global write selection signal and write enable signal are driven by a second circuit disposed at or in the vicinity of a cross portion of said segment row decoder string and an amplifier string.
- 14. The memory according to claim 1, wherein said read amplifier circuits are arranged adjacent to each other, said write buffer circuits are divided into two groups including substantially the same number of circuits, and said two groups are disposed on both sides of said read amplifier circuits.
- 15. The memory according to claim 1, wherein said write buffer circuits are arranged adjacent to each other, said read amplifier circuits are divided into two groups including substantially the same number of circuits, and said two groups are disposed on both sides of said write buffer circuits.
- 16. The memory according to claim 1, wherein said read amplifier circuits are arranged adjacent to each other, and said write buffer circuits are arranged adjacent to each other so as to be juxtaposed with said read amplifier circuits arranged adjacent to each other.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-370482 |
Dec 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims priority of Japanese Patent Application No. 2000-370482, filed on Dec. 5, 2000, the contents being incorporated herein by reference.