Claims
- 1. A nonvolatile semiconductor memory based on a virtual ground method, the memory comprising:
a plurality of memory cells arranged like a matrix; a plurality of bit lines each connected to sources or drains of memory cells arranged in a column direction; a plurality of word lines each intersecting the plurality of bit lines and each connected to gates of memory cells arranged in a row direction; a current supply circuit for supplying an electric current at read time by connecting with a bit line connected to a drain of a selected memory cell; a precharge circuit for charging at read time a bit line connected to a side opposite a first non-selected memory cell of a second non-selected memory cell adjacent to the first non-selected memory cell which shares the bit line connected to the drain of the selected memory cell; and a charge circuit for charging a bit line shared by the first non-selected memory cell and the second non-selected memory cell only for a certain period of time at read time.
- 2. The semiconductor memory according to claim 1, further comprising a sense amplifier connected in series with the current supply circuit for judging the storage state of the memory cell.
- 3. The semiconductor memory according to claim 1, wherein the bit line shared by the first non-selected memory cell and the second non-selected memory cell is in a floating state for a period except the certain period of time at read time.
- 4. The semiconductor memory according to claim 1, wherein the charge circuit is the precharge circuit.
- 5. The semiconductor memory according to claim 1, wherein the charge circuit is the current supply circuit.
- 6. The semiconductor memory according to claim 1, wherein the current supply circuit is a cascode circuit.
- 7. The semiconductor memory according to claim 1, wherein the plurality of memory cells are MOSFETs with a floating gate.
- 8. The semiconductor memory according to claim 1, wherein the plurality of memory cells are MOSFETs with a gate insulator including a carrier trap layer.
- 9. The semiconductor memory according to claim 1, further comprising a timing circuit for generating a timing signal to charge the bit line shared by the first non-selected memory cell and the second non-selected memory cell for a certain period of time at the beginning of reading.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-080554 |
Mar 2002 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims priority of Japanese Patent Application No. 2002-080554, filed on Mar. 22, 2002, the contents being incorporated herein by reference.