Claims
- 1. A semiconductor memory comprising:
- a plurality of memory cells, each of which memory cells includes an insulated-gate field-effect transistor and a capacitor, wherein a source and a drain of said insulated-gate field-effect transistor are formed within a first predetermined semiconductor region of a main surface of a substrate, and wherein said capacitor comprises:
- a first electrode region formed at a surface of a groove at a second predetermined semiconductor region of said main surface of the substrate;
- a second electrode region formed within said groove as a data storage portion of said capacitor, said second electrode region being connected to said source or drain of said insulated-gate field-effect transistor; and
- a first insulating film formed within said groove between said first electrode and said second electrode;
- wherein said first electrode region is electrically separated from said first predetermined semiconductor region so that a potential of the first electrode region can be controlled independently from potentials of said source and drain of said insulated-gate field-effect transistor.
- 2. A semiconductor memory according to claim 1, wherein said first electrode regions of capacitors of said plurality of memory cells are coupled to each other.
- 3. A semiconductor memory according to claim 2, wherein said first electrode regions of capacitors of said plurality of memory cells are coupled to each other at the bottom of said substrate.
- 4. A semiconductor memory according to claim 3, wherein said first electrode region is coupled to a predetermined potential.
- 5. A semiconductor memory according to claim 1, wherein said first insulating film comprises a single layer of SiO.sub.2.
- 6. A semiconductor memory according to claim 1, wherein said first insulating film comprises a single layer of Si.sub.3 N.sub.4.
- 7. A semiconductor memory according to claim 1, wherein said first insulating film comprises composite layer of SiO.sub.2 and Si.sub.3 N.sub.4.
- 8. A semiconductor memory according to claim 1, wherein said first electrode region is coupled to a ground potential.
- 9. A semiconductor memory according to claim 1, wherein said second electrode region comprises polycrystalline silicon.
Priority Claims (5)
Number |
Date |
Country |
Kind |
57-192478 |
Nov 1982 |
JPX |
|
58-210825 |
Nov 1983 |
JPX |
|
58-216143 |
Nov 1983 |
JPX |
|
58-243997 |
Dec 1983 |
JPX |
|
59-204001 |
Oct 1984 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 452,683 filed Dec. 19, 1989 abandoned, which is a divisional of application Ser. No. 934,556 filed Nov. 24, 1986, now U.S. Pat. No. 4,901,128, which is a continuation-in-part application of application Ser. No. 548,844 filed Nov. 4, 1983 now abandoned, Ser. No. 820,839 filed Jan. 22, 1986 abandoned, Ser. No. 780,601 filed Sep. 26, 1985 abandoned, Ser. No. 640,515 filed Aug. 13, 1984 abandoned and Ser. No. 686,599 filed Dec. 26, 1984 abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (7)
Number |
Date |
Country |
108390 |
May 1984 |
EPX |
149799 |
Jul 1985 |
EPX |
154871 |
Sep 1985 |
EPX |
59-191374 |
Oct 1984 |
JPX |
60-140860 |
Jul 1985 |
JPX |
60-239053 |
Nov 1985 |
JPX |
60-245273 |
Dec 1985 |
JPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
452683 |
Dec 1989 |
|
Parent |
934556 |
Nov 1986 |
|
Continuation in Parts (5)
|
Number |
Date |
Country |
Parent |
548844 |
Nov 1983 |
|
Parent |
820839 |
Jan 1986 |
|
Parent |
780601 |
Sep 1985 |
|
Parent |
640515 |
Aug 1984 |
|
Parent |
686599 |
Dec 1984 |
|