Claims
- 1. A semiconductor memory which includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells, each memory cell including an insulated-gate field-effect transistor and a capacitor with a data storage portion formed on a semiconductor surface region having a first conductivity type, wherein said insulated-gate field-effect transistor comprises:
- a gate electrode electrically connected to one of the plurality of word lines,
- a source and drain provided in the semiconductor surface region, one of the plurality of bit lines being connected to the drain or source of the insulated-gate field-effect transistor, and
- a gate insulation film provided between the semiconductor surface region and the gate electrode, the gate insulation film being formed less than 50 nm; and
- wherein said capacitor comprises:
- a groove formed into the semiconductor surface region, wherein a depth of the groove is more than 1 .mu.m, wherein the depth of the groove is greater than a distance between inner walls of the grooves, and wherein the semiconductor surface region surrounding the groove acts as a first electrode,
- a capacitor insulation film formed on a surface of the groove, wherein the capacitor insulation film comprises a composite film of SiO.sub.2 and Si.sub.3 N.sub.4, and
- a second electrode formed in the groove over the capacitor insulation film, the second electrode being connected to the source or drain of the insulated-gate field-effect transistor, wherein the second electrode comprises a polycrystalline silicon, and wherein the groove is filled with the second electrode,
- wherein an individual groove is provided for forming the capacitor for each memory cell.
- 2. A semiconductor memory according to claim 1, wherein the first electrode comprises an impurity region formed into the semiconductor surface region, and wherein an impurity concentration of the region is higher than an impurity concentration of the semiconductor surface region.
- 3. A semiconductor memory according to claim 1, wherein said first conductivity is n-type, and wherein the first electrode is set at ground potential.
- 4. A semiconductor memory according to claim 2, wherein the impurity region is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells, and wherein the depth of the groove is more than 2 .mu.m.
- 5. A semiconductor memory according to claim 1, wherein the gate electrode comprises at least one material selected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten.
- 6. A semiconductor memory according to claim 1, wherein the plurality of word lines comprises at least one material elected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten, and the plurality of bit lines comprises Al.
- 7. A semiconductor memory according to claim 1, wherein the plurality of memory cells is arranged as a folded-bit line construction.
- 8. A semiconductor memory according to claim 1, wherein the plurality of memory cells is arranged as an open-bit line construction.
- 9. A semiconductor memory according to claim 1, wherein the drain or source of the insulated-gate field-effect transistor is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells.
- 10. A semiconductor memory which includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells, each memory cell including an insulated-gate field-effect transistor and a capacitor, wherein said insulated-gate field-effect transistor comprises:
- a gate electrode electrically connected to one of the plurality of word lines, wherein the gate electrode comprises at least one material selected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten,
- a source and drain provided in a semiconductor surface region having first conductivity type, one of the plurality of bit lines being connected to the drain or source of the insulated-gate field-effect transistor, wherein the drain or source of the insulated-gate field-effect transistor is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells, and
- a gate insulation film provided between the semiconductor surface region and the gate electrode, the gate insulation film being formed less than 50 nm; and
- wherein said capacitor comprises:
- a groove formed into the semiconductor surface region, wherein a depth of the groove is more than 1 .mu.m, wherein the depth of the groove is greater than a distance between inner walls of the groove, and wherein the semiconductor surface region surrounding the groove acts as a first electrode,
- a capacitor insulation film formed on a surface of the groove, wherein the capacitor insulation film comprises a composite film of SiO.sub.2 and Si.sub.3 N.sub.4, and
- a second electrode formed in the groove over the capacitor insulation film, the second electrode being connected to the source or drain of the insulated-gate field-effect transistor, wherein the second electrode comprises a polycrystalline silicon, and wherein the groove is filled with the second electrode,
- wherein an individual groove is provided for forming the capacitor for each memory cell.
- 11. A semiconductor memory according to claim 10, wherein the first electrode comprises an impurity region formed into the semiconductor surface region, and wherein an impurity concentration of the region is higher than an impurity concentration of the semiconductor surface region.
- 12. A semiconductor memory according to claim 10, wherein the plurality of word lines comprises at least one material selected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten, and the plurality of bit lines comprises Al.
- 13. A semiconductor memory according to claim 10, wherein said first conductivity is n-type, and wherein the first electrode is set at ground potential.
- 14. A semiconductor memory according to claim 11, wherein the impurity region is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells, and wherein the depth of the groove is more than 2 .mu.m.
- 15. A semiconductor memory according to claim 10, wherein the plurality of memory cells is arranged as a folded-bit line construction.
- 16. A semiconductor memory according to claim 10, wherein the plurality of memory cells is arranged as an open-bit line construction.
- 17. A semiconductor memory which includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells, each memory cell including an insulated-gate field-effect transistor and a capacitor, wherein said insulated-gate field-effect transistor comprises:
- a gate electrode electrically connected to one of the plurality of word lines, wherein the gate electrode comprises at least one material selected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten,
- a source and drain provided in a semiconductor surface region having a first conductivity type, one of the plurality of bit lines being connected to the drain or source of the insulated-gate field-effect transistor, wherein the drain or source of the insulated-gate and field-effect transistor is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells, and
- a gate insulation film provided between the semiconductor surface region and the gate electrode; and
- wherein said capacitor comprises:
- a groove formed into the semiconductor surface region, wherein a depth of the groove is more than 2 .mu.m, the depth of the groove is greater than a distance between inner walls of the groove, and the semiconductor surface region surrounding the groove acts as a first electrode, wherein the first electrode comprises an impurity region formed into the semiconductor surface region, wherein the region is commonly formed between predetermined pairs of adjacent ones of said plurality of memory cells,
- a capacitor insulation film formed on a surface of the groove, wherein the capacitor insulation film comprises a three-layer composite film of SiO.sub.2, Si.sub.3 N.sub.4, SiO.sub.2, and
- a second electrode formed in the groove over the capacitor inulation film, the second electrode being connected to the source or drain of the insulated-gate field-effect transistor,
- wherein an individual groove is provided for forming the capacitor for each memory cell.
- 18. A semiconductor memory according to claim 17, wherein the plurality of word lines comprises at least one material selected from polycrystalline silicon, molybdenum silicide, molybdenum, and tungsten, and the plurality of bit lines comprises Al.
- 19. A semiconductor memory according to claim 17, wherein said first conductivity is n-type, and wherein the first electrode is set at ground potential.
- 20. A semiconductor memory according to claim 17, wherein the plurality of memory cells is arranged as a folded-bit line construction.
- 21. A semiconductor memory according to claim 17, wherein the plurality of memory cells is arranged as an open-bit line construction.
Priority Claims (5)
Number |
Date |
Country |
Kind |
57-192478 |
Nov 1982 |
JPX |
|
58-210825 |
Nov 1983 |
JPX |
|
58-216143 |
Nov 1983 |
JPX |
|
58-243997 |
Dec 1983 |
JPX |
|
59-204001 |
Oct 1984 |
JPX |
|
Parent Case Info
This is a continuation-in-part application of applications Ser. Nos. 548,844 filed Nov. 4, 1983, Ser. No. 820,839 filed Jan. 22, 1986, Ser. No. 780,601 filed Sept. 26, 1985, Ser. No. 640,515 filed Aug. 13, 1984, and Ser. No. 686,599 filed Dec. 26, 1984, all abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3962713 |
Kendall et al. |
Jun 1976 |
|
4327476 |
Iwai et al. |
May 1982 |
|
4432006 |
Takei |
Feb 1984 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
56-43171 |
Apr 1981 |
JPX |
Related Publications (4)
|
Number |
Date |
Country |
|
820839 |
Jan 1986 |
|
|
780601 |
Sep 1985 |
|
|
640515 |
Aug 1984 |
|
|
686599 |
Dec 1984 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
548844 |
Nov 1983 |
|