Number | Date | Country | Kind |
---|---|---|---|
5-012999 | Jan 1993 | JPX |
Filing Document | Filing Date | Country | Kind | 102e Date | 371c Date |
---|---|---|---|---|---|
PCT/JP94/00115 | 1/28/1994 | 6/2/1995 | 6/2/1995 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO94/17554 | 8/4/1994 |
Number | Name | Date | Kind |
---|---|---|---|
4782465 | Uchida | Nov 1988 | |
4914630 | Fujishima et al. | Apr 1990 | |
4967396 | Kajigaya et al. | Oct 1990 | |
5083294 | Okajima | Jan 1992 | |
5172335 | Sasaki et al. | Dec 1992 | |
5193074 | Anami | Mar 1993 | |
5253202 | Bronner et al. | Oct 1993 |
Number | Date | Country |
---|---|---|
3-77367 | Apr 1991 | JPX |
4-278285 | Feb 1992 | JPX |
4-252491 | Sep 1992 | JPX |
4-318392 | Nov 1992 | JPX |
Entry |
---|
Symposium on VLSI Circuits Digest of Technical Papers IEEE (1992) "A Boosted Dual Word-Line Decoding Scheme for 256 mb DRAMs", pp. 112-113, K. Noda et al. |