Claims
- 1. A semiconductor nonvolatile memory device comprising:
- one external supply voltage terminal to which a positive supply voltage is applied;
- a plurality of memory cells each of which stores data as a threshold voltage and which has a control gate and a floating gate;
- a plurality of word lines each of which is coupled with control gates of corresponding memory cells of said plurality of memory cells; and
- an amplifier outputting data from memory cells coupled to a selected word line from said plurality of word lines in a read operation,
- wherein in said read operation, a read voltage supplied to said selected word line is higher than 0 V and is lower than said positive supply voltage, and a threshold voltage in a thermally equilibrium state of each of said plurality of memory cells is higher than 0 V and is lower than said positive supply voltage.
- 2. The semiconductor nonvolatile memory device according to claim 1, further comprising a plurality of data lines, wherein each of said plurality of data lines is coupled to corresponding memory cells of said plurality of memory cells.
- 3. The semiconductor nonvolatile memory device according to claim 2, further comprising a plurality of sense latch circuits, wherein each of said plurality of sense latch circuits is coupled to a corresponding data line of said plurality of data lines.
- 4. The semiconductor nonvolatile memory device according to claim 3, wherein in said read operation, data from memory cells coupled to said selected word line is provided to said amplifier through said plurality of data lines and sense latch circuits.
- 5. The semiconductor nonvolatile memory device according to claim 4, further comprising a read voltage generator generating said read voltage in response to said positive supply voltage supplied to said external supply voltage terminal.
- 6. The semiconductor nonvolatile memory device according to claim 5, wherein said read voltage equals said threshold voltage in a thermally equilibrium state.
- 7. The semiconductor nonvolatile memory device according to claim 5, wherein said read voltage is at .+-.0.5 V of said threshold voltage in a thermally equilibrium state.
- 8. A semiconductor nonvolatile memory device comprising:
- one external supply voltage terminal to which a positive supply voltage is applied;
- a terminal to which a ground voltage is applied;
- a plurality of memory cells each of which stores data as a threshold voltage and which has a control gate and a floating gate;
- a plurality of word lines each of which is coupled with control gates of corresponding memory cells of said plurality of memory cells; and
- an amplifier outputting data from memory cells coupled to a selected word line from said plurality of word lines in a read operation,
- wherein in said read operation, a read voltage supplied to said selected word line is higher than said ground voltage and is lower than said positive supply voltage, and a threshold voltage in a thermally equilibrium state of each of said plurality of memory cells is higher than said ground voltage and is lower than said positive supply voltage.
- 9. The semiconductor nonvolatile memory device according to claim 8, further comprising a plurality of data lines, wherein each of said plurality of data lines is coupled to corresponding memory cells of said plurality of memory cells.
- 10. The semiconductor nonvolatile memory device according to claim 9, further comprising a plurality of sense latch circuits, wherein each of said plurality of sense latch circuits is coupled to a corresponding data line of said plurality of data lines.
- 11. The semiconductor nonvolatile memory device according to claim 10, wherein in said read operation, data from memory cells coupled to said selected word line is provided to said amplifier through said plurality of data lines and sense latch circuits.
- 12. The semiconductor nonvolatile memory device according to claim 11, further comprising a read voltage generator generating said read voltage from said positive supply voltage supplied to said external supply voltage terminal.
- 13. The semiconductor nonvolatile memory device according to claim 12, wherein said read voltage equals said threshold voltage in a thermally equilibrium state.
- 14. The semiconductor nonvolatile memory device according to claim 12, wherein said read voltage is at .+-.0.5 V of said threshold voltage in a thermally equilibrium state.
- 15. A semiconductor nonvolatile memory device comprising:
- a plurality of memory cells each of which stores data as a threshold voltage and which has a control gate and a floating gate;
- a plurality of word lines each of which is coupled with control gates of corresponding memory cells of said plurality of memory cells;
- an amplifier outputting data from memory cells coupled to a selected word line from said plurality of word lines in a read operation;
- a power supply circuit generating a read voltage to supply to said selected word line; and
- a reference voltage generator which is included in said power supply circuit and which is supplied with a positive supply voltage and a ground voltage to output a reference voltage,
- wherein in said read operation, said read voltage supplied to said selected word line is higher than said ground voltage and is lower than said positive supply voltage, and a threshold voltage in a thermally equilibrium state of each of said plurality of memory cells is higher than said ground voltage and is lower than said positive supply voltage.
- 16. The semiconductor nonvolatile memory device according to claim 15, further comprising a plurality of data lines, wherein each of said plurality of data lines is coupled to corresponding memory cells of said plurality of memory cells.
- 17. The semiconductor nonvolatile memory device according to claim 16, further comprising a plurality of sense latch circuits, wherein each of said plurality of sense latch circuits is coupled to a corresponding data line of said plurality of data lines.
- 18. The semiconductor nonvolatile memory device according to claim 17, wherein in said read operation, data from memory cells coupled to said selected word line is provided to said amplifier through said plurality of data lines and sense latch circuits.
- 19. The semiconductor nonvolatile memory device according to claim 18, further comprising a read voltage generator generating said read voltage from said positive supply voltage supplied to said external supply voltage terminal.
- 20. The semiconductor nonvolatile memory device according to claim 19, wherein said read voltage equals said threshold voltage in a thermally equilibrium state.
- 21. The semiconductor nonvolatile memory device according to claim 19, wherein said read is at .+-.0.5 V of said threshold voltage in a thermally equilibrium state.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-173089 |
Jul 1995 |
JPX |
|
8-144176 |
Jun 1996 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/677,842, now U.S. Pat. No. 5,748,532 filed Jul. 10, 1996, the entire disclosure of which is incorporated by reference.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
3-34198 |
Feb 1991 |
JPX |
5-266680 |
Oct 1993 |
JPX |
6-124597 |
May 1994 |
JPX |
6-309883 |
Nov 1994 |
JPX |
7-211094 |
Aug 1995 |
JPX |
Non-Patent Literature Citations (2)
Entry |
T. Tanaka, et al., "High-Speed Programming and Program-Verify Methods Suitable for Low-Voltage Flash Memories", 1994 IEEE Symposium on VLSI Circuits Digest of Technical Papers, pp. 61-62. |
1995 IEEE Internal Solid-State Circuits Conference, "A 3.3V High-Density and Flash Memory with 1ms/512B Erase & Program Time", pp. 124-125. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
677842 |
Jul 1996 |
|