Claims
- 1. A semiconductor nonvolatile RAM comprising:
- a dynamic RAM cell comprising a first transistor having a current path having one end connected to a bit line, a gate connected to a word line, and a storage region having one end connected to another end of said current path, for storing data; and
- an E.sup.2 PROM cell comprising a second transistor including a source region, a drain region, a channel region having first and second parts between said source and drain regions, a floating gate above said first part of said channel region and said source region, and a control gate, said drain region of said second transistor being connected to said another end of said current path of said first transistor, and another end of said storage region having first and second parts, said first part of said storage region being above said second part of said channel region and said second part of said storage region being above said floating gate,
- wherein said second part of said channel region is rendered conductive when one logic data is stored in said storage region, and said second part of said channel region is rendered nonconductive when other logic data is stored in said storage region.
- 2. A semiconductor nonvolatile RAM according to claim 1, wherein the second part of said channel region and said first part of said storage region are arranged in a self-aligned manner with the first part of said channel region.
- 3. A semiconductor nonvolatile RAM according to claim 1,
- wherein said semiconductor nonvolatile RAM has a store mode for transferring data from said dynamic RAM cell to said E.sup.2 PROM cell and a recall mode for transferring data from said E.sup.2 PROM cell to said dynamic RAM cell;
- wherein, in the store mode, when said storage region is charged in accordance with data "1" stored in said dynamic RAM cell, electrons are injected into said floating gate from said source region and said electrons injected into said floating gate are trapped in said floating gate; and when said storage region is noncharged in accordance with data "0" stored in said dynamic RAM cell, electrons are emitted from said floating gate to said source region; and
- wherein, in the recall mode, when electrons are trapped in said floating gate, said storage region is charged by said electrons and said charge of said storage region is maintained, whereby said first part of said channel region of said second transistor is rendered nonconductive; and when electrons are emitted from said floating gate, said charges in said storage region are discharged to said source region through said channel region of said E.sup.2 PROM cell, whereby said first and second parts of said channel region of said second transistor are rendered conductive.
- 4. A semiconductor nonvolatile RAM comprising:
- a dynamic RAM cell comprising a first transistor and a storage node for storing data, said first transistor including first and second diffusion layers, a channel region provided therebetween, and a gate located above the channel region and insulated therefrom, and said first diffusion layer, said gate, and said second diffusion layer connected to a bit line, a word line, and one end of said storage node, respectively; and
- an E.sup.2 PROM cell comprising a second transistor including the second diffusion layer of said first transistor, a third diffusion layer thereof, a channel region located between said second and third diffusion layers, said channel region located between said second and third diffusion layers including first and second portions, and a floating gate located above said third diffusion layer and said first portion of said channel region and insulated from said third diffusion layer by a tunnel oxidation film, said storage node located above said floating gate and said second portion of said channel region, and a control gate located above said storage node, said control gate and said storage node comprising a capacitor of said dynamic RAM cell,
- wherein said second portion of said channel region is rendered conductive when one logic data is stored in said storage node, said second portion of said channel region is rendered nonconductive when other logic data is stored in said storage node.
- 5. A semiconductor nonvolatile RAM according to claim 4,
- wherein said semiconductor nonvolatile RAM has a store mode for transferring data from said dynamic RAM cell to said E.sup.2 PROM cell and a recall mode for transferring data from said E.sup.2 PROM cell to said dynamic RAM cell;
- wherein, in the store mode, when said storage node is charged in accordance with data "1" stored in said dynamic RAM cell, electrons are injected into said floating gate from said third diffusion layer and said electrons injected into said floating gate are trapped in said floating gate; and when said storage node is noncharged in accordance with data "0" stored in said dynamic RAM cell, electrons are emitted from said floating gate to said third diffusion layer; and
- wherein, in the recall mode, when electrons are trapped in said floating gate, said storage node is charged by said electrons and said charge of said storage node is maintained, whereby said first portion of said channel region of said second transistor is rendered nonconductive; and when electrons are emitted from said floating gate said charge of said storage node is discharged to said third diffusion layer through said channel region of said E.sup.2 PROM cell, whereby said first and second portions of said channel region of said second transistor are rendered conductive.
- 6. A semiconductor nonvolatile RAM comprising:
- a dynamic RAM cell comprising a first transistor and a storage node serving as a capacitor, said first transistor including a drain, source and gate, connected to a bit line, an end of said storage node, and a word line, respectively; and
- an E.sup.2 PROM cell comprising a second transistor including a source connected to a power source, a drain commonly connected with the source of said first transistor, a channel region located between said drain and source of said second transistor, said channel region having first and second portions, a floating gate located above said first portion of said channel region and said source of said second transistor, and insulated from said source of said second transistor by a tunnel oxidation film, said storage node located above said floating gate and said second portion of said channel region, and a control gate located above said storage node and insulated therefrom, said control gate and said storage node forming said capacitor of said dynamic RAM cell,
- wherein said second portion of said channel region is rendered conductive when one logic data is stored in said storage node, said second portion of said channel region is rendered nonconductive when other logic data is stored in said storage node,
- wherein said semiconductor nonvolatile RAM has a store mode for transferring data from said dynamic RAM cell to said E.sup.2 PROM cell and a recall mode for transferring data from said E.sup.2 PROM cell to said dynamic RAM cell;
- wherein, in the store mode, when said storage node is charged in accordance with data "1" stored in said dynamic RAM cell, electrons are injected into said floating gate from said source of said second transistor and said electrons injected into said floating gate are trapped in said floating gate; and when said storage node is noncharged in accordance with data "0" stored in said dynamic RAM cell, electrons are emitted from said floating gate to said source of said second transistor; and
- wherein, in the recall mode, when electrons are trapped in said floating gate, said storage node is charged by said electrons and said charge at said storage node is maintained, whereby said first portion of said channel region of said second transistor is rendered nonconductive; and when electrons are emitted from said floating gate, said charge of said storage node is discharged to said source of said second transistor through said channel region of said E.sup.2 PROM cell, whereby said first and second portions of said channel region of said second transistor are rendered conductive.
- 7. A semiconductor nonvolatile RAM according to claim 6, wherein said E.sup.2 PROM cell injects electrons from the source to the floating gate while maintaining said control gate at a predetermined potential level higher than a ground potential supplied to the source in said store mode in which data stored in said dynamic RAM cell transfer to said E.sup.2 PROM cell, ant preserves the electrons injected in the floating gate when data "1" is stored in said storage node.
- 8. A semiconductor nonvolatile RAM according to claim 6, wherein said E.sup.2 PROM cell renders the second portion of said channel region of said second transistor conductive in accordance with data stored in said storage node in said recall mode in which data stored in said E.sup.2 PROM cell is transferred to said dynamic RAM cell, and renders the first portion of said channel region conductive so as to discharge said data stored in said storage node to said source of said second transistor via the channel region which is in a conductive state, when no electrons are injected in the floating gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-093654 |
Mar 1991 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/858,609, filed Mar. 27, 1992, now abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
A Novel NVRAM Cell Technology for High Density Applications, Yamauchi et al., IEDM 88, pp. 416-419. |
A Versatile Stacked Storage Capacitor On Flotox Cell For Megabit NVRAM Applications, Yamauchi et al., IEDM 89, pp. 595-598. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
858609 |
Mar 1992 |
|