The invention is related to a semiconductor processing method, and more particularly, a semiconductor processing method used for manufacturing an antifuse structure with improved immunity against erroneous programming.
In the field of memory cell manufacture, an antifuse structure maybe used, and the antifuse structure maybe formed on a well region. For example, when an antifuse structure includes a thin oxide n-type metal-oxide-semiconductor (NMOS), two highly doped n-type (often denoted as N+) regions may be formed at two sides of an antifuse layer on a p-type well.
When a high voltage is applied to the antifuse layer, the antifuse layer may be unwantedly broken through by the high voltage. This may lead to an excessive leak current, and the memory cell may be erroneously programmed.
In order to avoid erroneously programming a memory cell, a solution is required to improve the immunity of an antifuse structure against an erroneous programming operation caused by disturbance of a high voltage. Moreover, a solution using additional mask(s) is not preferred for cost considerations.
An embodiment provides a semiconductor processing method for manufacturing an antifuse structure. The semiconductor processing method may include using a first mask for exposing a first well region of a semiconductor substrate; performing a first Boron implantation operation to implant Boron into the first well region; using a second mask for exposing the first well region and the second well region of the semiconductor substrate; and performing a second Boron implantation operation to implant Boron into the first well region and the second well region.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
According to an embodiment, it maybe preferred for an antifuse structure to have a higher threshold voltage (often denoted as Vt). When an antifuse structure has a higher threshold voltage, it is more difficult for a high voltage to break through an antifuse layer to cause an erroneous programming operation. Hence, a solution without increasing the number of masks may be required to adjust a threshold voltage of an antifuse structure.
C1=CLVPW (eq-1).
CLVPW may be Boron concentration corresponding to the low voltage p-type well (LVPW) setting.
According to an embodiment, a method for increasing the threshold voltage Vt of the memory cell 100 may include implanting Boron ions into the first well region W1. However, in order to increase the Boron concentration of the first well region W1, a plurality of Boron implantation operations may be performed, and each of the Boron implantation operations may require a dedicated mask for exposing regions needing Boron implantation and covering other regions. Hence, it is difficult to reduce the number of masks.
Step 210: use a first mask Ml for exposing the first well region W1 of a semiconductor substrate 110 and covering the second well region W2;
Step 220: perform a first Boron implantation operation BI1 to implant Boron into the first well region W1;
Step 230: use a second mask M2 for exposing the first well region W1 and the second well region W2 of the semiconductor substrate 110; and
Step 240: perform a second Boron implantation operation BI2 to implant Boron into the first well region W1 and the second well region W2.
In the example of
According to an embodiment, in
According to an embodiment, in
C2=f2(CLVPW, CHVPW) (eq-2).
In the equation (eq-2), f2( ) may be a function, CLVPW may be as described above, and CHVPW may be Boron concentration corresponding to the high voltage p-type well (HVPW) setting, where the concentration C2 may be positively correlated with the concentration CLVPW and CHVPW. For example, C2 may be (but not limited to) a sum of CLVPW and CHVPW, that is C2=CLVPW+CHVPW. In this condition, because the first well region W1 may be implanted with Boron twice, once with the LVPW setting and once with the HVPW setting, the concentration C2 may be higher than the concentration C1.
According to another embodiment, the first Boron implantation operation BI1 may be corresponding to a low voltage p-type well (LVPW) setting, and the second Boron implantation operation BI2 may be corresponding to a high voltage p-type lightly doped drain (a.k.a. HVPLDD) setting. In this condition, the Boron concentration of the first well region W1 may be adjusted to concentration C3, where C3 may be expressed as an equation (eq-3).
C3=f3(CLVPW, CHVPLDD) (eq-3).
In the equation (eq-2), f3( ) may be a function, CHPVLDD may be Boron concentration corresponding to the high voltage p-type lightly doped drain (HVPLDD) setting, where the concentration C3 may be positively correlated with the concentration CLVPW and CHVPLDD. For example, C3 may be (but not limited to) a sum of CLVPW and CHVPLDD, that is C3=CLVPW+CHVPLDD. In this condition, because the first well region W1 may be implanted with Boron twice, once with the LVPW setting and once with the HVPLDD setting, the concentration C3 may be higher than the concentration C1.
According to yet another embodiment, the first Boron implantation operation BI1 may be corresponding to a low voltage p-type well (LVPW) setting, and the second Boron implantation operation BI2 may be corresponding to a medium voltage p-type well (a.k.a. MVPW) setting. In this condition, the Boron concentration of the first well region W1 may be adjusted to concentration C4, where C4 may be expressed as an equation (eq-4).
C4=f4(CLVPW, CMVPW) (eq-4).
In the equation (eq-2), f4( ) may be a function, and CMVPW may be Boron concentration corresponding to the medium voltage p-type well (MVPW) setting, where the concentration C4 may be positively correlated with the concentration CLVPW and CMVPW. For example, C4 may be (but not limited to) a sum of CLVPW and CMVPW, that is C4=CLVPW+CMVPW. In this condition, because the first well region W1 may be implanted with Boron twice, once with the LVPW setting and once with the MVPW setting, the concentration C4 may be higher than the concentration C1.
Step 510: use a first mask M51 for exposing the first well region W1 of the semiconductor substrate 110 and covering the second well region W2 and the third well region W3 of the semiconductor substrate 110;
Step 520: perform a first Boron implantation operation BI51 to implant Boron into the first well region W1;
Step 530: use a second mask M52 for exposing the first well region W1 and the second well region W2 and covering the third well region W3;
Step 540: perform a second Boron implantation operation BI52 to implant Boron into the first well region W1 and the second well region W2;
Step 550: use a third mask M53 for exposing the first well region W1 and a third well region W3 and covering the second well region W2; and
Step 560: perform a third Boron implantation operation BI53 to implant Boron into the first well region W1 and the third well region W3.
In the example of
According to an embodiment, in
According to an embodiment, in
According to an embodiment, the first Boron implantation operation BI51 maybe corresponding to a low voltage p-type well (LVPW) setting, the second Boron implantation operation BI52 may be corresponding to a medium voltage p-type well (MVPW) setting, and the third Boron implantation operation may be corresponding to a high voltage p-type well (HVPW) setting.
In this condition, the Boron concentration of the first well region W1 may be adjusted to concentration C5, where C5 may be expressed as an equation (eq-5).
C5=f5(CLVPW, CMVPW, CHVPW) (eq-5).
The concentration CLVPW, CMVPW and CLVPW may be as describe above, where the concentration C5 may be positively correlated with the concentration CLVPW, CMVPW and CHVPW. For example, C5 may be (but not limited to) a sum of CLVPW, CMVPW and CHVPW, that is C5=CLVPW+CMVPW+CHVPW. In this condition, because the first well region W1 may be implanted with Boron three times, once with the LVPW setting, once with the MVPW setting and once with the HVPW setting, the concentration C5 may be higher than the concentration C1.
Regarding
The condition 1 in Table-1 may be corresponding to
Step 1010: form a gate oxide layer Ox1 on the first well region W1;
Step 1020: form a gate layer G1 on the gate oxide layer Ox1;
Step 1030: form a lightly doped drain region LDD at a first side and a second side of the gate oxide layer Ox1; and
Step 1050: form a source region S1 at the first side of the gate oxide layer Ox1, and form a drain region D1 at the second side of the gate oxide layer Ox1.
The n-type metal-oxide-semiconductor 900 may be a portion of the memory cell 100 of
In summary, by means of a method provided by an embodiment, additional Boron implantation operation(s) may be performed to a well region without using additional mask(s), a threshold voltage of an antifuse structure formed on the well region may be increased, and a memory cell with the antifuse structure may have better immunity against erroneous programing caused by a high voltage breaking through a gate layer and a related unwanted leakage current.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application claims priority to provisional Patent Application No. 62/697,411, filed Jul. 13, 2018, and incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
62697411 | Jul 2018 | US |