Claims
- 1. A method of fabricating a semiconductor structure comprising:
forming a first semiconductor material substrate with a first dielectric area having a first thickness and a second dielectric area having a second thickness; bonding the first substrate to a second semiconductor material substrate; and thinning at least one of the first and second semiconductor material substrates to form the semiconductor structure.
- 2. The method according to claim 1 wherein the first thickness and the second thickness are different.
- 3. The method according to claim 1 wherein the first thickness and the second thickness are essentially equal.
- 4. The method according to claim 1 which further comprises separating the first dielectric area from the second dielectric area by a semiconductor area.
- 5. The method according to claim 1 wherein the first dielectric area and the second dielectric area are of two different dielectric materials.
- 6. The method according to claim 1 which further comprises forming a third dielectric area having a third thickness in the first substrate.
- 7. The method according to claim 6 wherein the third thickness is different from at least one of the first thickness or the second thickness.
- 8. The method according to Claim 6 wherein the material of the third dielectric area is different from that of at least one of the first dielectric area or the second dielectric area.
- 9. The method according to claim 1 which further comprises forming a first dielectric area in the second substrate.
- 10. The method according to claim 9 which further comprises forming a second dielectric area in the second substrate.
- 11. The method according to claim 10 wherein the second dielectric area of the second substrate has a thickness that is different from that of the first dielectric area of the second substrate.
- 12. The method according to claim 10 wherein the first and second dielectric areas of the second substrate are of two different materials.
- 13. The method according to claim 1 wherein the two substrates are bonded together by molecular adhesion.
- 14. The method according to claim 1 which further comprises forming a weakened area in at least one of the first or second substrates.
- 15. The method according to claim 14 wherein the weakened area is formed by at least one of a layer of porous silicon or by implanting ions in at least one of the respective first or second substrates
- 16. The method according to claim 15 wherein the implanted ions are at least one of hydrogen ions or a mixture of hydrogen ions and helium ions.
- 17. The method according to claim 1 wherein thinning comprises at least one of polishing or etching.
- 18. The method according to claim 1 wherein the dielectric areas are formed by at least one of deposition or surface oxidation.
- 19. The method according to claim 1 wherein the dielectric areas are made of at least one of silicon nitride, diamond, sapphire, silicon dioxide, hafnium oxide, zirconium oxide, alumina, lanthanum oxide or yttrium oxide.
- 20. The method according to claim 1 further comprising a finishing step including at least one of local thinning or local thickening of at least one of the first or second substrates.
- 21. The method according to claim 1 further comprising forming at least one of a conductive or metal portion or a doped area to provide a conductive connection between a plurality of dielectric areas.
- 22. A method of fabricating a semiconductor structure comprising:
forming a dielectric area in a first semiconductor material substrate; bonding the first substrate to a second semiconductor material substrate; and thinning at least one of the first and second substrates, wherein a surface layer of semiconductor material is formed over the dielectric area, and wherein a first area of the surface layer has a first thickness and a second area of the surface layer has a second thickness that is different from the first thickness to form the semiconductor structure.
- 23. The method according to claim 22 wherein the two substrates are bonded together by molecular adhesion.
- 24. The method according to claim 22 which further comprises forming a weakened area in at least one of the first or second substrates.
- 25. The method according to claim 24 wherein the weakened area is formed by at least one of using a layer of porous silicon or by implanting ions in at least one of the respective first or second substrates.
- 26. The method according to claim 25 wherein the implanted ions are at least one of hydrogen ions or a mixture of hydrogen ions and helium ions.
- 27. The method according to claim 22 wherein thinning comprises at least one of polishing or etching.
- 28. The method according to claim 22 wherein the dielectric areas are formed by at least one of deposition or surface oxidation.
- 29. The method according to claim 22 wherein the dielectric area is made of at least one of silicon nitride, diamond, sapphire, silicon dioxide, hafnium oxide, zirconium oxide, alumina, lanthanum oxide or yttrium oxide.
- 30. The method according to claim 22 further comprising a finishing step including at least one of localized thinning or localized thickening of at least one of the first and second substrates.
- 31. The method according to claim 22 further comprising forming at least one of a conductive or metal portion or a doped area to provide a conductive connection between a plurality of dielectric areas.
- 32. A method of fabricating a semiconductor structure comprising:
forming a first dielectric area of a first dielectric material having a first thickness in a semiconductor substrate; and forming a second dielectric area of a second dielectric material having a second thickness in the semiconductor substrate by ion implantation to form the semiconductor structure.
- 33. The method according to claim 32 wherein the second thickness is different from the first thickness.
- 34. The method according to claim 32 wherein the first dielectric area is formed using ion implantation.
- 35. The method according to claim 34 which further comprises using different energy levels or doses to implant ions in the first dielectric material and the second dielectric material.
- 36. The method according to claim 32 wherein the dielectric material of the second dielectric area is chosen from silicon dioxide or silicon nitride.
- 37. The method according to claim 32 wherein forming the first dielectric area includes at least one of deposition or surface oxidation.
- 38. The method according to claim 37 wherein the dielectric material of the first dielectric area is silicon dioxide, silicon nitride, diamond, sapphire, hafnium oxide, zirconium oxide, alumina, lanthanum oxide or yttrium oxide.
- 39. The method according to claim 32 wherein the semiconductor material is silicon, silicon carbide, gallium arsenide, gallium nitride, SiGe or indium phosphide.
- 40. A method according to claim 32 wherein the semiconductor structure is an SOI structure.
- 41. A method according to claim 32 further comprising thinning a local surface layer of semiconductor material.
- 42. A semiconductor structure comprising:
a semiconductor substrate having a surface layer of semiconductor material; a first dielectric layer of a first dielectric material buried under the surface layer of the substrate; and a second dielectric layer buried under the surface layer of the substrate, wherein the thickness of the first dielectric layer is different than the thickness of the second dielectric layer.
- 43. A semiconductor structure according to claim 42 wherein the layer of semiconductor material on top of the first dielectric layer has a thickness that is different than that of the layer of semiconductor material on top of the second dielectric layer.
- 44. A semiconductor structure according to claim 43 including at least a third dielectric layer buried under the surface layer.
- 45. A semiconductor structure according to claim 44 wherein the layer of semiconductor material on top of the third dielectric layer has a non-zero thickness that is different from at least one of the thickness of the layer of semiconductor material on top of the first dielectric layer or the thickness of the layer of semiconductor material on top of the second dielectric layer.
- 46. A semiconductor structure according to claim 42 wherein at least one of the first or second dielectric layers are obtained by at least one of deposition or oxidation.
- 47. A semiconductor structure according to claim 42 wherein at least one of the first and second dielectric layers are obtained by ion implantation.
- 48. A semiconductor structure according to claim 42 wherein at least one of the dielectric layers has an area of at least one square micrometer.
- 49. A semiconductor structure according to claim 42 wherein at least one of the dielectric layers has an area of at most one square micrometer.
- 50. A semiconductor structure according to claim 44 wherein the semiconductor area portion on top of at least one of the first, second or third dielectric areas is of the FD SOI type, and the semiconductor area portion on top of another of the areas is of the PD SOI type.
- 51. A semiconductor structure according to claim 44 wherein the semiconductor area portion on top of the first, second or third dielectric areas has a thickness from 10 nm to 70 nm, and a conductive area portion on top of another of the dielectric areas has a thickness from 50 nm to 250 nm.
- 52. A semiconductor structure according to claim 42 further comprising a first electronic component formed in the layer of semiconductor material on top of the first dielectric layer and a second electronic component formed in a layer of semiconductor material on top of the second dielectric layer.
- 53. A semiconductor structure according to claim 52 wherein at least one of the first and the second electronic components is a transistor.
- 54. A semiconductor structure according to claim 42 wherein a first portion of a transistor is produced in the layer of semiconductor material on top of the first dielectric layer and a second portion of the same transistor is produced on top of the second dielectric layer.
- 55. A semiconductor structure according to claim 54 wherein the transistor is an MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
02 14123 |
Nov 2002 |
FR |
|
Parent Case Info
[0001] This application claims the benefit of U.S. provisional application 60/472,436 filed May 22, 2003.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60472436 |
May 2003 |
US |