Claims
- 1. A split-gate type multi-channel static induction transistor comprising:
- a high impurity concentration layer made to be used as a n.sup.+ type drain layer,
- an n.sup.- type semiconductor layer having high resistance formed adjacent to said high impurity concentration layer,
- a plurality of separate source regions, each having high impurity concentration including an n.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer opposite with the surface contacting with said high impurity concentration layer,
- a plurality of separate gate regions, each having high impurity concentration consisting of a p.sup.+ type layer and each disposed in the vicinity of the principal surface of said n.sup.- type semiconductor layer,
- first and second current carrying electrode means, and
- a plurality of current-path-providing semiconductor regions for providing a plurality of separate current paths between said first and second current carrying electrode means,
- one side of each said gate region surrounding each said source region having an ohmic electrode attached thereto to use as a driving gate electrode and the other side being connected to said source region to use as a non-driving gate,
- an area of said driving gate being smaller than an area of said non-driving gate,
- said driving gate being associated with each of said current-path-providing semiconductor regions for developing, in each of said current-path-providing semiconductor regions, a depletion layer with a width responsive to a controlling signal applied to the driving gate and thereby controlling current flow in each of said current paths in response to said controlling signal, and
- said non-driving gate forming, in each of said current-path-providing semiconductor regions, another depletion layer with a width responsive to a potential of the non-driving gate to thereby concurrently define each of said current paths in said current-path-providing semiconductor regions together with said driving gate.
- 2. A split-gate type multi-channel static induction transistor according to claim 1, wherein said driving gate includes a recess in said n.sup.- type semiconductor layer and a p.sup.+ type region at a wall portion of said recess, and further comprising an insulator region provided at the bottom portion of said recess, an electrode connected to said driving gate via a conducting region, said p.sup.+ type region of said non-driving gate contacting said n.sup.+ type source region, and a cathode electrode provided commonly on surfaces of said n.sup.+ type source region and said p.sup.+ type region of said non-driving gate.
- 3. A split-gate type multi-channel static induction transistor according to claim 2, wherein said recess has a rectangular or triangular cross section.
- 4. A split-gate type multi-channel static induction transistor according to claim 1, wherein said driving gate is made with a p.sup.+ type polycrystalline silicon.
- 5. A split-gate type multi-channel static induction transistor comprising:
- a high impurity concentration layer made to be used as a n.sup.+ type drain layer,
- an n.sup.- type semiconductor layer having high resistance formed adjacent to said high impurity concentration layer,
- a plurality of separate source regions each having high impurity concentration including an n.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer opposite to a surface contacting said high impurity concentration layer,
- a plurality of separate gate regions, each having high impurity concentration including a p.sup.+ type layer and each disposed in the vicinity of the principal surface of said n.sup.- type semiconductor layer,
- first and second current carrying electrode means, and
- a plurality of current-path-providing semiconductor regions for providing a plurality of separate current paths between said first and second current carrying electrode means,
- one side of each said gate region surrounding each said source region having an ohmic electrode attached thereto to use as a driving gate and the other side being kept under a fixed potential to use as a non-driving gate,
- an area of said driving gate being smaller than that of said non-driving gate,
- said driving gate being associated with each of said current-path-providing semiconductor regions for developing, in each of said current-path-providing semiconductor regions, a depletion layer with a width complying with a controlling signal applied to the driving gate and thereby controlling current flow in each of said current paths in response to said controlling signal, and
- said non-driving gate forming, in each of said current-path-providing semiconductor regions, another depletion layer with a width complying with a potential of the non-driving gate to thereby concurrently define each of said current paths in said current-path-providing semiconductor regions together with said driving gate.
- 6. A split-gate type multi-channel static induction transistor according to claim 5, wherein said driving gate includes a recess in said n.sup.- type semiconductor layer and a p.sup.+ type region at a wall portion of said recess, and further comprising an insulator region provided at the bottom portion of said recess, an electrode is connected to said driving gate via a conducting region, said p.sup.+ type region of said non-driving gate is contacted said n.sup.+ type source region, and a cathode electrode is provided commonly on the surfaces of said n.sup.+ type source region and said p.sup.+ type region of said non-driving gate.
- 7. A split-gate type multi-channel static induction transistor according to claim 6, wherein said recess has a rectangular or triangular cross section.
- 8. A split-gate type multi-channel static induction transistor according to claim 5, wherein said driving gate is made with a p.sup.+ type polycrystalline silicon.
Priority Claims (2)
Number |
Date |
Country |
Kind |
53-740 |
Jan 1978 |
JPX |
|
53-1408 |
Jan 1978 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 06/939,259 filed Dec. 5, 1986, now U.S. Pat. No. 4,985,738, which was a continuation of application Ser. No. 06/412,194 filed Aug. 27, 1982, now abandoned, which was a continuation of application Ser. No. 06/000,996 filed Jan. 3, 1979, abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4284997 |
Nishizawa |
Aug 1981 |
|
4985738 |
Nishizawa et al. |
Jan 1991 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-036483 |
Mar 1977 |
JPX |
Non-Patent Literature Citations (2)
Entry |
T. Chiu, "Planar Junction-Gate Field Effect Transistor", IBM Tech. Discl. Bull., vol. 14 #1, Jun. 1976, p. 297. |
J. Nishizawa et al., "Characteristics of New Thyristors", JJAP, vol. 16 (1977), Suppl 16-1, pp. 541-542. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
939259 |
Dec 1986 |
|
Parent |
412194 |
Aug 1982 |
|
Parent |
996 |
Jan 1979 |
|