Claims
- 1. A split-gate type multi-channel static induction thyristor comprising:
- a high impurity concentration layer made to be used as a p.sup.+ type anode layer,
- an n.sup.- type semiconductor layer having high resistance formed adjacent to said high impurity concentration layer,
- a plurality of separate cathode regions each having high impurity concentration, each including an n.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer opposite to the surface contacting said high impurity concentration layer,
- a plurality of separate gate regions each having high impurity concentration, each including a p.sup.+ type layer and each disposed in the vicinity of the principal surface of said n.sup.- type semiconductor layer, and
- first and second current carrying electrode means,
- said n.sup.- type semiconductor layer including a plurality of current-path-providing semiconductor regions for providing a plurality of separate current paths between said first and second current carrying electrode means, and which forms two of said gate regions to have different functions, on respective sides of said cathode region in a channel region,
- one of said gate regions adjacent each said cathode region having an ohmic electrode attached thereto to use as a driving gate and an other of said gate regions being connected to said cathode region to use as a non-driving gate,
- an area of said driving gate being smaller than that of said non-driving gate,
- said driving gate being associated with each of said current-path-providing semiconductor regions for developing, in each of said current-path-providing semiconductor regions, a depletion layer with a width responsive to a controlling signal applied to the driving gate and thereby controlling current flow in each of said current paths in response to said controlling signal, and
- said non-driving gate forming, in each of said current-path-providing semiconductor regions, another depletion layer with a width responsive to a potential of the non-driving gate to thereby concurrently define each of said current paths in said current-path-providing semiconductor regions together with said driving gate.
- 2. A split-gate type multi-channel static induction thyristor comprising:
- a high impurity concentration layer made to be used as a p.sup.+ type anode layer,
- an n.sup.- type semiconductor layer having high resistance formed adjacent to said high impurity concentration layer,
- a plurality of separate cathode regions each having high impurity concentration, each including an n.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer opposite to the surface contacting said high impurity concentration layer,
- a plurality of separate gate regions each having high impurity concentration, each including a p.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer, and
- first and second current carrying electrode means,
- said n.sup.- type semiconductor layer including a plurality of current-path-providing semiconductor regions for providing a plurality of separate current paths between said first and second current carrying electrode means, and which forms two of said gate regions to have different functions, on respective sides of said cathode region in a channel region,
- one of said gate regions adjacent each said cathode region having an ohmic electrode attached thereto to use as a driving gate and an other of said gate regions being kept under a fixed potential to use as a non-driving gate,
- an area of said driving gate being smaller than that of said non-driving gate.
- 3. A split-gate type multi-channel static induction thyristor according to claims 1 or 2, wherein said driving gate includes a p.sup.+ type region at a wall portion of a recess of said n.sup.- type semiconductor layer, and
- an insulator region at a bottom portion of said recess, an electrode connected to said driving gate via a conducting region, said non-driving gate region including said p.sup.+ type layer contacting said cathode region including said n.sup.+ type layer, and a cathode electrode being provided commonly on the surfaces of said cathode region and said p.sup.+ type non-driving gate.
- 4. A split-gate type multi-channel static induction thyristor according to claim 3, wherein said recess has a cross section from the group consisting of rectangular or triangular.
- 5. A split-gate type multi-channel static induction thyristor according to claims 1 or 2, wherein said driving gate is made with a p.sup.+ type polycrystalline silicon.
- 6. A split-gate type multi-channel static induction thyristor according to any one of claims 1 or 2, further comprising a plurality of separate n.sup.+ type semiconductor regions embedded at a boundary region between said n.sup.- type semiconductor layer and said p.sup.+ type anode layer.
- 7. A split-gate type multi-channel static induction thyristor according to any one of claims 1 or 2, further comprising a plurality of separate n.sup.+ type semiconductor regions embedded in the vicinity of the surface of said p.sup.+ type anode layer.
- 8. A split-gate type multi-channel static induction thyristor comprising:
- a high impurity concentration layer made to be used as a p.sup.+ type anode layer,
- an n.sup.- type semiconductor layer, having high resistance, formed adjacent to said high impurity concentration layer,
- a plurality of separate cathode regions, each having high impurity concentration, and each including an n.sup.+ type layer and each disposed in the vicinity of a principal surface of said n.sup.- type semiconductor layer, opposite to the surface contacting said high impurity concentration layer,
- a plurality of separate insulated gate structures, each made to be used as a driving gate and each disposed at one side of each of said cathode regions,
- a plurality of separate non-driving gates each having high impurity concentration, each including a p.sup.+ type layer and each disposed at the other side of each of said cathode regions, each of said non-driving gates being connected to each of said cathode regions and having a constant potential,
- first and second carrying electrode means,
- a plurality of current-path-providing semiconductor regions for providing a plurality of separate current paths between said first and second current carrying electrode means,
- said driving gate being associated with each of said current-path-providing semiconductor regions for developing, in each of said current-path-providing semiconductor regions, a depletion layer with a width complying with a controlling signal applied to the driving gate and thereby controlling current flow in each of said current paths in response to said controlling signal; and
- said non-driving gate forming, in each of said current-path-providing semiconductor regions, another depletion layer with a width complying with a potential of the non-driving gate to thereby concurrently define each of said current paths in said current-path-providing semiconductor regions together with said driving gate.
- 9. A split-gate type multi-channel static induction thyristor comprising:
- a first low impurity concentration semiconductor layer of a first conductivity type,
- a second low impurity concentration semiconductor layer of a second conductivity type opposite to said first conductivity type, said second semiconductor layer formed on said first semiconductor layer,
- at least one first high impurity concentration semiconductor region of said first conductivity type formed in said first semiconductor layer,
- at least one second high impurity concentration semiconductor region of said second conductivity type formed in said second semiconductor layer,
- said first and second high impurity concentration semiconductor regions being disposed to provide a current path therebetween through a first layer channel region in said first low impurity concentration layers and a corresponding second layer channel region in said second low impurity concentration layer,
- first gate means for controlling current flow along said path within said first layer channel region, said first gate means comprising:
- first driving gate means, responsive to first control signals applied thereto, for generating a depletion layer extending into said first layer channel region in accordance with said first control signals, and
- first non-driving gate means, for generating a depletion layer extending into said first layer channel region independent of said first control signals, having an area larger than that of said first driving gate means and being connected to said first high impurity concentration semiconductor region,
- said first driving gate means and first non-driving gate means being disposed in said first low impurity concentration layer adjacent to a common portion of said first layer channel region,
- second gate means for controlling current flow along said path within said second layer channel region, said second gate means comprising:
- second driving gate means, responsive to second control signals applied thereto, for generating a depletion layer extending into said second layer channel region in accordance with said second control signals, and
- second non-driving gate means, for generating a depletion layer extending into said second layer channel region independently of said second control signals, having an area larger than that of said second driving gate means and being connected to said second high impurity concentration semiconductor region,
- said second driving gate means and second non-driving gate means being disposed in said second low impurity concentration layer adjacent to a common portion of said second layer channel region.
- 10. A split-gate type multi-channel static induction thyristor comprising:
- a first low impurity concentration semiconductor layer of a first conductivity type,
- a second low impurity concentration semiconductor layer of a second conductivity type opposite to said first conductivity type formed on said first semiconductor layer,
- at least one first high impurity concentration semiconductor region of said first conductivity type formed in said first semiconductor layer,
- at least one second high impurity concentration semiconductor region of said second conductivity type formed in said second semiconductor layer,
- said first and second high impurity concentration semiconductor regions being disposed to provide a current path therebetween through a first layer channel region in said first low impurity concentration layers and a corresponding second layer channel region in said second low impurity concentration layer,
- first gate means for controlling current flow along said path within said first layer channel region, said first gate means comprising:
- first driving gate means, responsive to first control signals applied thereto, for generating a depletion layer extending into said first layer channel region in accordance with said first control signals, and
- first non-driving gate means, for generating a depletion layer extending into said first layer channel region independent of said first control signals, having an area larger than that of said first driving gate means and adapted to have a fixed potential applied thereto,
- said first driving gate means and first non-driving gate means being disposed in said first low impurity concentration layer adjacent to a common portion of said first layer channel region,
- second gate means for controlling current flow along said path within said second layer channel region, said second gate means comprising:
- second driving gate means, responsive to second control signals applied thereto, for generating a depletion layer extending into said second layer channel region in accordance with said second control signals, and
- second non-driving gate means for generating a depletion layer extending into said second layer channel region independent of said second control signal, having an area larger than that of said second driving gate means and adapted to have a fixed potential applied thereto,
- said second driving gate means and second non-driving gate means being disposed in said second low impurity concentration layer adjacent to a common portion of said second layer channel region.
- 11. A split-gate type multi-channel static induction thyristor according to claims 9 or 10, wherein said second driving gate means comprise at least one semiconductor region having said first conductivity type.
- 12. A split-gate type multi-channel static induction thyristor according to any one of claims 9, 10 wherein said first driving gate means comprise at least one semiconductor region of said second conductivity type.
- 13. A split-gate type multi-channel static induction thyristor according to claim 12 wherein said first non-driving gate means comprise a semiconductor region of said second conductivity type.
- 14. A split-gate type multi-channel static induction thyristor according to claim 12 wherein said second non-driving gate means comprise a semiconductor region of said first conductivity type.
Priority Claims (2)
Number |
Date |
Country |
Kind |
53-740 |
Jan 1978 |
JPX |
|
53-1408 |
Jan 1978 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 06/939,259, filed Dec. 5, 1986, now U.S. Pat. No. 4,985,738 FWC of Appln. No. 06/412,194 filed Aug. 27, 1982, abandoned, a continuation of Appln. No. 06/000,996 filed Jan. 3, 1979, abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4284997 |
Nishizawa |
Aug 1981 |
|
4985738 |
Nishizawa et al. |
Jan 1991 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-036483 |
Mar 1977 |
JPX |
Non-Patent Literature Citations (2)
Entry |
T. Chiu, "Planar Junction--Gate Field Effect Transistor," IBM Tech. Discl. Bull., vol. 14 #1, Jun. 1976, p. 297. |
J. Nishizawa et al., "Characteristics of new thyristors," JJAP, vol. 16 (1972), suppl 16-1, pp. 541-542. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
939259 |
Dec 1986 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
412194 |
Aug 1982 |
|