Semiconductor wafer cassette

Information

  • Patent Grant
  • 6691876
  • Patent Number
    6,691,876
  • Date Filed
    Friday, January 25, 2002
    23 years ago
  • Date Issued
    Tuesday, February 17, 2004
    21 years ago
Abstract
A semiconductor wafer cassette has a first side wall, a second side wall opposite the first side wall, a front surface, and a back surface opposite the front surface. A body defines an internal bay portion with slots for vertically receiving wafers, each slot of the internal bay portion having one support slab. The body also includes two parallel legs for supporting the cassette and a handle for handling the cassette.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates to a semiconductor wafer cassette, in particular, to one comprising support slabs and broadened slots.




2 Description of Related Art




A semiconductor wafer cassette is a typical device for storing, transporting, and processing of the silicon wafers. In general, a semiconductor wafer cassette is designed so as to receive at least one silicon wafer. More specifically, the semiconductor wafer cassette mainly comprises a plurality of slots, and each slot can receive one silicon wafer.





FIG. 1

is a perspective view of a conventional semiconductor wafer cassette. The semiconductor wafer cassette


10


includes a front surface


16


, a back surface


17


, a left side wall


14


, pairs of left dividers


18




a


and right dividers


18




b


, and a right side wall


15


, wherein the four walls together define an internal bay portion for receiving a plurality of wafers parallel to each other. The semiconductor wafer cassette further includes a pair of parallel legs


22


,


23


for supporting the cassette


10


, and a handle


13


for facilitating handling of the cassette


10


.





FIG. 2

is an elevational view of the semiconductor wafer cassette shown in FIG.


1


. Each of the opposite side walls


14


and


15


is provided on the inner surface thereof with a plurality of alignment grooves


19


, wherein the alignment grooves and the side walls


14


and


15


together define 25 slots with a width of 6.35 mm, and one silicon wafer can be placed in each slot.





FIG. 3

is a schematic view for illustration of a wafer warp condition within the semiconductor wafer cassette shown in FIG.


1


. It is obvious that the wafer placed inside the slot droops at the central part because the whole wafer is only supported by the left dividers


18




a


and right dividers


18




b


while the central part is in a suspended state and, under the influence of gravity, the central part droops naturally; the phenomenon becomes more and more evident when the diameter of silicon wafer is greater or when the thickness of the wafer is thinner. Moreover, the wafer warps because of the central droop of the wafer, thus even if the wafer is later taken out from the cassette and put on a workbench, the wafer will be still in a U shape with two sides bending upward. The relationship between the wafer's drooped value in the semiconductor wafer cassette and the wafer's warped value on the workbench is shown in Table 1. The wafer's deformation brings up difficulty in processes such as the precision of loading and unloading of the polishing machine and wafer mounter. In a serious condition, the deformation can even cause the wafer no longer usable, and thus results in the raise of the production cost, low yield, and low productivity.

















TABLE 1











Wafer's drooped value in




4 mm




6 mm




7 mm




10 mm




11 mm






the semiconductor wafer






cassette






Wafer's warped value on the




1 mm




2 mm




3 mm




 4 mm




 5 mm






workbench














Besides, the width of conventional semiconductor wafer cassette is only 6.35 mm; such a small width eventually makes the wafer inside the cassette easy to touch each other and results in mechanical damages due to warping of the wafer. This can also increase the product cost, or sometimes even cause the processing machines to break down, and thus an improvement in this regard is also needed.




SUMMARY OF THE INVENTION




An object of the present invention is to provide a semiconductor wafer cassette which is able to prevent drooping of the wafer inside the cassette.




Another object of the present invention is to provide a semiconductor wafer cassette that can improve wafer's warp to a certain extent.




Still another object of the present invention is to provide a semiconductor wafer cassette which prevents the wafer from contacting each other during transportation so as to avoid wafer damage and processing machine's breakdown.




To achieve the objects above, the present invention discloses a semiconductor wafer cassette, which is able to receive at least one wafer, comprising: a first side wall, a second side wall opposite to the first side wall, a front surface displaced between the first side wall and the second side wall, and a back surface displaced between the first side wall and the second side wall and opposite to the front surface; the cassette further comprising a body defined by the aforementioned four elements, the body defining an internal bay portion with slots constructed by alignment grooves between adjacent dividers on the inner surface of the first side wall and the second side wall and support slabs displaced across two corresponding alignment grooves, wherein each slot can receive one wafer. The support slab extended between the first and the second side walls is used for supporting the wafer inside the semiconductor wafer cassette. Moreover, the body also includes two parallel legs for supporting the cassette and a handle for handling the cassette.




By the construction described above, the semiconductor wafer cassette of the present invention can completely support the wafer inside and has broadened slots. The semiconductor wafer cassette of the present invention not only reduces the drooping phenomenon of wafers placed in the cassette, but also provides wafers a bigger space with broadened slots and thus prevent wafers from damage during loading onto or unloading from processing machines.











BRIEF DESCRIPTION OF THE DRAWINGS




The present invention is described below by way of examples with reference to the accompanying drawings which will make readers easier to understand the purpose, technical contents, characteristics, and achievement of the present invention, wherein:





FIG. 1

is a perspective view of a conventional semiconductor wafer cassette;





FIG. 2

is an elevational view of the semiconductor wafer cassette shown in

FIG. 1

;





FIG. 3

is a schematic view for illustration of a wafer warp condition within the semiconductor wafer cassette shown in

FIG. 1

;





FIG. 4

is a perspective view of a semiconductor wafer cassette of the A present invention;





FIG. 5

is an elevational view of the semiconductor wafer cassette shown in

FIG. 4

; and





FIG. 6

is a cross-sectional view along line


6





6


′ of the semiconductor wafer cassette shown in FIG.


4


.











DETAILED DESCRIPTION OF THE INVENTION





FIG. 4

shows a semiconductor water cassette of the present invention. The cassette


40


comprises a first side wall


44


, a second side wall


45


opposite to the first side wall


44


, a front surface


46


, and a back surface


47


opposite to the front surface


46


. The four elements together define a body


41


. The body


41


comprises an internal bay portion


50


which is constructed with a plurality of slots or alignment grooves


51


between adjacent left dividers


52




a


on the first side wall


44


right dividers


52




b


on the second side wall


45


and support slabs


48


therebetween. Thus, one wafer can be placed vertically in one slot. The support slabs


48


provides overall support for wafers inside the cassette


40


, so droop of the wafer is remarkably reduced. Moreover, the body


41


further includes a pair of parallel legs


42


and


43


for supporting the whole cassette


40


and wafers therein, and a handle


49


on the outside of the front surface


46


for user to hold the cassette


40


.





FIG. 5

is an elevational view of the semiconductor wafer cassette shown in FIG.


4


. Each slot of the semiconductor wafer cassette


40


of the present invention is provided with one support slab


48


therein, whereas the conventional cassette


10


shown in

FIG. 2

is hollow in-between the alignment grooves; therefore, when the semiconductor wafer cassette


40


is placed vertically as shown in

FIG. 5

, namely the wafers inside the semiconductor wafer cassette


40


are in a horizontal status, the center of each wafer will not droop and warp due to the gravity. Moreover, the width of the slot of the semiconductor wafer cassette of the present invention is bigger than 7 mm, while a better width is 12.7 mm, which is wider than 6.3 mm of the width of a conventional cassette. Thus even a wafer is slightly warped during processing, there will be no problem placing the warped wafer into the semiconductor wafer cassette or problem of the wafer colliding with the semiconductor wafer cassette and thus causing damage.





FIG. 6

is a cross-sectional view along line


6





6


′ of the semiconductor wafer cassette shown in FIG.


4


. As shown in

FIG. 6

, the wall of the slot is constructed by alignment grooves


51


on the inner surface of the first side wall


44


and the second side wall


45


and support slab


48


between the alignment grooves


51


and is made integrally, thus the manufacture complexity is reduced. Moreover, because the shape of the wall of the slot is just right to support the rim and the central part of the wafer


52


placed inside the semiconductor wafer cassette, it provides the wafer


52


and a good support and prevents the wafer from warping.




Table 2 shows a comparison between the wafer's droop values in a conventional semiconductor wafer cassette and in the semiconductor wafer cassette of the present invention. Because the semiconductor wafer cassette of the present invention effectively reduces wafer's warp, the wafer's loading and unloading problems in the polishing machine, wafer mounter, and other processing machines no longer exist, and processing machines' breakdown from wafer's break is resolved, thus the whole process becomes smoother.

















TABLE 2











Wafer's drooped value




  4 mm




  6 mm




  7 mm




10 mm




11 mm






in a conventional semi-






conductor wafer cassette






Wafer's warped value in




<1 mm




<1 mm




<1 mm




<1 mm




<1 mm






a semiconductor wafer






cassette of the present






invention














The technical contents and features of the present invention are disclosed above. However, anyone familiar with the technique could possibly make modify or change the details in accordance with the present invention without departing from the technologic ideas and spirit of the invention. The protection scope of the present invention shall not be limited to what embodiment discloses, and should include various modification and changes that are made without departing from the technologic ideas and spirit of the present invention, and should be covered by the claims mentioned below.



Claims
  • 1. A semiconductor wafer cassette, which is able to receive at least one wafer, comprising:a first side wall having a plurality of first dividers; a second side wall opposite to the first side wall and having a plurality of second dividers; a front surface, connected between the first side wall and the second side wall; a back surface, connected between the first side wall and the second side wall and opposite to the front side wall; and a body defined by the first side wall, the second side wall, the front surface, and the back surface, including: an internal bay portion having a plurality of slots constructed by alignment grooves on the inner surface of the first side wall and the second side wall and support slabs displaced across the alignment grooves, wherein the support slabs go from the first dividers to the second dividers to support the central part of the wafer, and each slot is able to receive one wafer; two legs parallel to each other; and a handle displaced on the front surface for handling the semiconductor wafer cassette.
  • 2. The cassette according to claim 1, wherein the alignment grooves and the support slabs are made integrally.
  • 3. The cassette according to claim 1, wherein the width of the slots is more than 7 mm.
  • 4. The cassette according to claim 3, wherein the width of the slots is 12.7 mm.
  • 5. A semiconductor wafer cassette, which is able to receive at least one wafer, comprising:a first side wall having a plurality of first dividers; a second side wall opposite to the first side wall and having a plurality of second dividers; a front surface, connected between the first side wall and the second side wall; a back surface, connected between the first side wall and the second side wall and opposite to the front side wall; and a body defined by the first side wall, the second side wall, the front surface, and the back surface, including: an internal bay portion having a plurality of slots constructed by alignment grooves on the inner surface of the first side wall and the second side wall and support slabs displaced across the alignment grooves, wherein the support slabs go from the first dividers to the second dividers to support the central part of the wafer, and the width of each slot is greater than 7 mm; two legs parallel to each other; and a handle displaced on the front surface for handling the semiconductor wafer cassette.
  • 6. The cassette according to claim 5, wherein the width of the slots is 12.7 mm.
Priority Claims (1)
Number Date Country Kind
90126036 A Oct 2001 TW
US Referenced Citations (16)
Number Name Date Kind
3923156 Wallestad Dec 1975 A
3961877 Johnson Jun 1976 A
4160504 Kudlich et al. Jul 1979 A
4471716 Milliren Sep 1984 A
4516812 Gander et al. May 1985 A
4669612 Mortensen Jun 1987 A
4687097 Mortensen Aug 1987 A
4779732 Boehm et al. Oct 1988 A
4949848 Kos Aug 1990 A
5025926 Gregerson et al. Jun 1991 A
5193682 Naito et al. Mar 1993 A
5476176 Gregerson et al. Dec 1995 A
5555981 Gregerson Sep 1996 A
5706946 Kakizaki et al. Jan 1998 A
5782362 Ohori Jul 1998 A
5816410 Nyseth Oct 1998 A