Claims
- 1. A semiconductor circuit device comprising:
- a ground node for receiving a ground potential,
- a sense amplifier including a PMOS transistor and an NMOS transistor coupled to said ground node,
- negative power supply means for generating a negative potential lower than said ground potential,
- a switching NMOS transistor provided between said NMOS transistor of said sense amplifier and said negative power supply means, and
- one shot pulse generation means for applying a one shot pulse signal to a gate of said switching NMOS transistor.
- 2. A semiconductor circuit device, comprising:
- a sense amplifier including a PMOS transistor and an NMOS transistor,
- negative power supply means for generating a negative potential,
- a switching NMOS transistor provided between said NMOS transistor of said sense amplifier and said negative power supply means,
- one shot pulse generation means for applying a one shot pulse signal to a gate of said switching NMOS transistor,
- a ground node for receiving a ground potential,
- a second switching NMOS transistor provided between said NMOS transistor of said sense amplifier and said ground node, and
- control signal generation means for applying a control signal to a gate of said second switching NMOS transistor to turn said second switching NMOS transistor on after said one shot pulse signal is provided from said one shot pulse generation means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-195997 |
Aug 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/286,219 filed Aug. 5, 1994, U.S. Pat. No. 5,539,353.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
60-157616 |
Aug 1985 |
JPX |
63-104115 |
May 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Nikkei Micro Device, "Power Supply Voltage-Down Circuit," Feb. 1990, pp. 115-122. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
286219 |
Aug 1994 |
|