Claims
- 1. A device, comprising:
- a first memory array;
- a second memory array;
- a sense amplifier having complementary sense nodes selectively connected to said first or second memory arrays; and
- a shared dummy cell circuit connected to said sense nodes.
- 2. The device of claim 1 wherein said shared dummy cell circuit comprises a capacitive element, a precharge transistor and first and second select transistors.
- 3. The device of claim 2 wherein said precharge transistor selectively connects said capacitive element to a reference potential.
- 4. The device of claim 2 wherein said first and second select transistors selectively connect said capacitive element to one of said complementary sense nodes.
- 5. The device of claim 2 wherein said precharge transistor selectively connects said capacitive element to a reference potential and said first and second select transistors selectively connect said capacitive element to one of said complementary sense nodes.
- 6. The device of claim 2 wherein said capacitive element is a capacitor.
- 7. The device of claim 2 wherein said capacitive element is a transistor.
- 8. The device of claim 6 wherein one of a source/drain of said first select transistor is connected to one of said sense nodes, the other of said source/drain of said first select transistor is connected to a source/drain of said second select transistor and to a first plate of said capacitor and to a source/drain of said precharge transistor, the gate of said first select transistor is connected to a first dummy word line, the gate of the second select transistor is connected to a second dummy word line, the second plate of said capacitor is connected to a reference potential, the gate of the precharge transistor is connected to a dummy cell precharge line and the other of said source/drain of said precharge transistor is connected to a dummy cell reference potential line.
- 9. The device of claim 7 wherein one of a source/drain of said first select transistor is connected to one of said sense nodes, the other of said source/drain of said first select transistor is connected to a source/drain of said capacitive element transistor, the gate of said capacitive element transistor is connected to a reference potential, the other source/drain of said capacitive element transistor is connected to a source/drain of said second select transistor and to a source/drain of said precharge transistor, the gate of said first select transistor is connected to a first dummy word line, the gate of the second select transistor is connected to a second dummy word line, the gate of the precharge transistor is connected to a dummy cell precharge line and the other of said source/drain of said precharge transistor is connected to a dummy cell reference potential line.
- 10. The device of claim 2 wherein respective pairs of transistors connect said first or second memory arrays to said sense amplifier.
- 11. A method, comprising:
- forming a first memory array;
- forming a second memory array;
- forming a sense amplifier having complementary sense nodes selectively connected to said first or second memory arrays; and
- forming a shared dummy cell circuit connected to said sense nodes.
- 12. The device of claim 1, wherein said dummy cell circuit comprises one precharge transistor, one capacitor and two select transistors.
- 13. A device, comprising:
- a first memory array;
- a second memory array;
- a sense amplifier having complementary sense nodes selectively connected to said first or second memory arrays; and
- a shared dummy cell circuit, having one and only one precharge transistor, connected to said sense nodes.
- 14. The device of claim 13, wherein said shared dummy cell circuit further comprises one capacitive element and first and second select transistors.
- 15. The device of claim 14, wherein said precharge transistor selectively connects said capacitive element to a reference potential.
- 16. The device of claim 14, wherein said first and second select transistors selectively connect said capacitive element to one of said complementary sense nodes.
- 17. The device of claim 14, wherein said precharge transistor selectively connects said capacitive element to a reference potential and said first and second select transistors selectively connect said capacitive element to one of said complementary sense nodes.
- 18. The device of claim 14, wherein said capacitive element is a capacitor.
- 19. The device of claim 14 wherein said capacitive element is a transistor.
- 20. A device, comprising:
- a first memory array;
- a second memory array;
- a sense amplifier having complementary sense nodes selectively connected to said first or second memory arrays; and
- a shared dummy cell circuit, having one and only one capacitive element, connected to said sense nodes.
Parent Case Info
This is a division of application Ser. No. 07/904,359, filed Jun. 25, 1992, now pending.
US Referenced Citations (6)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 59-2288 |
Jan 1984 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
904359 |
Jun 1992 |
|