Light emitting diodes (LEDs) are an important class of solid-state devices that convert electric energy to light. Improvements in these devices have resulted in their use in light fixtures designed to replace conventional incandescent and fluorescent light sources. The LEDs have significantly longer lifetimes and, in some cases, significantly higher efficiency for converting electric energy to light.
For the purposes of this discussion, an LED can be viewed as having three layers, the active layer sandwiched between two other layers. The active layer emits light when holes and electrons from the outer layers combine in the active layer. The holes and electrons are generated by passing a current through the LED. In one common configuration, the LED is powered through an electrode that overlies the top layer and a contact that provides an electrical connection to the bottom layer.
The cost of LEDs and the power conversion efficiency are important factors in determining the rate at which this new technology will replace conventional light sources and be utilized in high power applications. The conversion efficiency of an LED is defined to be the ratio of optical power emitted by the LED in the desired region of the optical spectrum to the electrical power dissipated by the light source. The electrical power that is dissipated depends on the conversion efficiency of the LEDs and the power lost by the circuitry that converts AC power to a DC source that can be used to directly power the LED dies. Electrical power that is not converted to light that leaves the LED is converted to heat that raises the temperature of the LED. Heat dissipation often places a limit on the power level at which an LED operates. In addition, the conversion efficiency of the LED decreases with increasing current; hence, while increasing the light output of an LED by increasing the current increases the total light output, the electrical conversion efficiency is decreased by this strategy. In addition, the lifetime of the LED is also decreased by operation at high currents. Finally, resistive losses in the conductors that route the current to the light emitting area and in the highly resistive p-layer of the LED increase rapidly with increasing current. Hence, there is an optimum current.
The driving voltage of an LED is set by the materials used to make the LED and is typically of the order of 3 volts for GaN-based LEDs. A typical light source requires multiple LEDs, as a single LED running at the optimum current does not generate enough light for many applications. The LEDs can be connected in parallel, series, or a combination of both. If the LEDs are connected in parallel, the driving voltage is low, typically of the order of 3 volts, and the current requirements are high. Hence, series connections are preferred to avoid the power losses inherent in such high current arrangements. In addition, converting the AC power source available in most applications to the DC source needed to drive the LEDs is significantly cheaper if the output driving voltage of the power supply is closer to the AC source amplitude. Accordingly, arrangements in which the LEDs are connected in series to provide a higher driving voltage for the array are preferred.
The series connections are either provided by wiring that connects the individual LEDs in the light source or by fabricating the LEDs in an array on an insulating substrate and electrically isolating each LED from the surrounding LEDs. Serial connection electrodes in this later case are then provided between the isolated LEDs by utilizing photolithographic methods. While the second method has the potential of providing reduced packaging costs, it is limited to fabrication systems in which the LED layers are grown on an insulating substrate such as sapphire so that the individual LEDs can be isolated by providing an insulating barrier such as a trench that extends down to the substrate between the individual LEDs.
There are significant cost advantages associated with fabricating LEDs on certain non-insulating substrates such as silicon wafers. Conventional fabrication lines are optimized for silicon wafers. In addition, silicon wafers are significantly cheaper than sapphire wafers. Finally, the process of singulating the individual light sources from a silicon wafer is substantially easier than the corresponding singulation process in a sapphire-based system. Accordingly, a method for generating series connected LEDs on silicon wafers or other conducting substrates is needed.
The present invention includes a light source and method for making the same. The light source includes a light emitting structure that is bonded to an electrically conducting substrate. The light emitting structure includes a first layer of semiconductor material of a first conductivity type overlying the substrate, an active layer overlying the first layer, and a second layer of semiconductor material of an opposite conductivity type from the first conductivity type overlying the active layer. A barrier divides the light emitting structure into first and second segments that are electrically isolated from one another. A connection electrode connects the first layer in the first segment to the second layer in the second segment. A mirror is in electrical contact with the first layer in each of the segments, the connection electrode connecting the mirror in the first segment to the second layer in the second segment. The substrate includes first and second isolation regions that electrically isolate the mirror in the first and second segments from each other. The light source can be constructed from GaN semiconductor layers (GaN semiconductor layers include all alloys of AlInGaN) deposited on silicon substrates.
The manner in which the present invention provides its advantages can be more easily understood with reference to
The segments 64 and 65 are separated by an isolation trench 66 that extends through layer 52 to substrate 51 thereby electrically isolating segments 64 and 65. Isolation trench 66 includes a plateau 67 that extends only partially in to layer 52. The walls of isolation trench 66 are covered by an insulating layer 57 that includes an open area 58 for making electrical contact to the portion of layer 52 associated with each segment. Insulating layer 57 can be constructed from any material that provides an insulating layer that is free of pinhole defects. For example, SiOx or SiNx can be used as the insulating material. Other materials can include polyimide, BCB, spin-on-glass and materials that are routinely used in the semiconductor industry for device planarization.
Similar trenches are provided on the ends of light source 60 as shown at 68 and 69. A serial connection electrode 59 is deposited in isolation trench 66 such that electrode 59 makes contact with layer 52 through opening 58 in insulating layer 57. Electrode 59 also makes electrical contact with ITO layer 56 in the adjacent segment. Hence, when power is provided via electrodes 61 and 62, segments 64 and 65 are connected in series. As a result, light source 60 operates at twice the voltage and half the current of two similar LEDs connected in parallel.
Insulating layer 57 extends under electrodes 59 and 61 as shown at 57a in
The above-described construction technique depends on substrate 51 being an insulator and providing a good etch stop during the generation of the trenches. If substrate 51 were a conducting substrate such as a silicon wafer, the two LED segments would not be isolated from one another. Hence, this technique presents challenges when the LED structure is formed on a conducting substrate. As pointed out above, there are significant advantages in utilizing a silicon substrate for forming the LED structure. The present invention provides a mechanism that allows the LED structure to form on a silicon substrate while still providing the benefits of a monolithic LED structure having a plurality of segments connected in series.
Refer now to
Refer now to
Refer now to
Refer now to
It should be noted that top surface of light source 40 is the n-GaN surface with the n-face exposed. This surface is easily etched to provide scattering features that enhance the extraction of light from the LEDs. In the conventional series-connected arrangement shown above in
As noted above, heat dissipation is a consideration in LED-based light sources. Hence, substrate 31 is preferably a good heat conductor. Silicon is a good heat conductor, and hence, embodiments that utilize silicon wafers for the mounting substrate have additional advantages. The heat transfer characteristics of a light source according to the present invention can be further improved by eliminating the layer of insulator shown at 27 in the above-described embodiments. Refer now to
The growth substrate is inverted and positioned relative to a second wafer 73 that is a p-type silicon wafer with a plurality of n-type wells 74 as shown in
Refer now to
The above-described embodiments utilize GaN semiconductor layers. However, it is to be understood that other materials could be utilized. For example, the LED layers could be constructed from other members of the GaN family of materials. For the purposes of this discussion, the GaN family of materials is defined to be all alloy compositions of GaN, InN and AlN. However, embodiments that utilize other material systems and substrates can also be constructed according to the teachings of the present invention. The present invention is particularly well suited to GaN-based LEDs on silicon substrates. It should be noted that the final mounting substrate need not be a semiconductor. For example, a metallic substrate could be utilized. Such substrates are significantly less expensive than silicon and provide significantly greater heat conductivity. The above-described embodiments utilize silicon substrates for the final device because such substrates are routinely handled in conventional semiconductor fabrication facilities while still providing good heat conduction.
The above-described embodiments have utilized a three layer LED structure. However, it is to be understood that each of these layers could include a plurality of sub-layers.
The above-described embodiments of the present invention have been provided to illustrate various aspects of the present invention. However, it is to be understood that different aspects of the present invention that are shown in different specific embodiments can be combined to provide other embodiments of the present invention. In addition, various modifications to the present invention will become apparent to those skilled in the art from the foregoing description and accompanying drawings. Accordingly, the present invention is to be limited solely by the scope of the following claims.
The present application is a divisional of U.S. patent application Ser. No. 13/959,313 entitled “SERIES CONNECTED SEGMENTED LED,” filed Aug. 5, 2013, which is a continuation of U.S. patent application Ser. No. 13/292,938 entitled “SERIES CONNECTED SEGMENTED LED,” filed Nov. 9, 2011 and now issued as U.S. Pat. No. 8,581,267, the disclosures of which are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5306662 | Nakamura et al. | Apr 1994 | A |
5408120 | Manabe et al. | Apr 1995 | A |
5468678 | Nakamura et al. | Nov 1995 | A |
5563422 | Nakamura et al. | Oct 1996 | A |
5578839 | Nakamura et al. | Nov 1996 | A |
5734182 | Nakamura et al. | Mar 1998 | A |
5747832 | Nakamura et al. | May 1998 | A |
5753939 | Sassa et al. | May 1998 | A |
5777350 | Nakamura et al. | Jul 1998 | A |
5959307 | Nakamura et al. | Sep 1999 | A |
5959401 | Asami et al. | Sep 1999 | A |
6005258 | Manabe et al. | Dec 1999 | A |
6040588 | Koide et al. | Mar 2000 | A |
RE36747 | Manabe et al. | Jun 2000 | E |
6215133 | Nakamura et al. | Apr 2001 | B1 |
6265726 | Manabe et al. | Jul 2001 | B1 |
6326236 | Koide et al. | Dec 2001 | B1 |
6420733 | Koide et al. | Jul 2002 | B2 |
6541293 | Koide et al. | Apr 2003 | B2 |
6610995 | Nakamura et al. | Aug 2003 | B2 |
6657236 | Thibeault et al. | Dec 2003 | B1 |
6800500 | Coman et al. | Oct 2004 | B2 |
6838693 | Kozaki | Jan 2005 | B2 |
6849881 | Harle et al. | Feb 2005 | B1 |
6891197 | Bhat et al. | May 2005 | B2 |
6906352 | Edmond et al. | Jun 2005 | B2 |
6916676 | Sano et al. | Jul 2005 | B2 |
6951695 | Xu et al. | Oct 2005 | B2 |
6977395 | Yamada et al. | Dec 2005 | B2 |
7026653 | Sun | Apr 2006 | B2 |
7106090 | Harle et al. | Sep 2006 | B2 |
7115908 | Watanabe et al. | Oct 2006 | B2 |
7138286 | Manabe et al. | Nov 2006 | B2 |
7193246 | Tanizawa et al. | Mar 2007 | B1 |
7262436 | Kondoh et al. | Aug 2007 | B2 |
7312474 | Emerson et al. | Dec 2007 | B2 |
7335920 | Denbaars et al. | Feb 2008 | B2 |
7345297 | Yamazoe et al. | Mar 2008 | B2 |
7348602 | Tanizawa | Mar 2008 | B2 |
7402838 | Tanizawa et al. | Jul 2008 | B2 |
7439549 | Marchl | Oct 2008 | B2 |
7442966 | Bader et al. | Oct 2008 | B2 |
7446345 | Emerson et al. | Nov 2008 | B2 |
7491565 | Coman et al. | Feb 2009 | B2 |
7547908 | Grillot et al. | Jun 2009 | B2 |
7611917 | Emerson et al. | Nov 2009 | B2 |
7704771 | Onushkin et al. | Apr 2010 | B2 |
7709851 | Bader et al. | May 2010 | B2 |
7737459 | Edmond et al. | Jun 2010 | B2 |
7754514 | Yajima et al. | Jul 2010 | B2 |
7791061 | Edmond et al. | Sep 2010 | B2 |
7791101 | Bergmann et al. | Sep 2010 | B2 |
7795623 | Emerson et al. | Sep 2010 | B2 |
7910945 | Donofrio et al. | Mar 2011 | B2 |
7939839 | Hasnain | May 2011 | B2 |
7939844 | Hahn et al. | May 2011 | B2 |
7947994 | Tanizawa et al. | May 2011 | B2 |
8021904 | Chitnis | Sep 2011 | B2 |
8030665 | Nagahama et al. | Oct 2011 | B2 |
20090166645 | Lee | Jul 2009 | A1 |
20100059768 | Hasnain | Mar 2010 | A1 |
20100163900 | Seo | Jul 2010 | A1 |
20100219431 | Hasnain et al. | Sep 2010 | A1 |
20120056193 | Lester | Mar 2012 | A1 |
20120104424 | Seo | May 2012 | A1 |
Number | Date | Country |
---|---|---|
1601774 | Mar 2005 | CN |
2626431 | May 1994 | JP |
2681733 | May 1994 | JP |
2917742 | Jun 1994 | JP |
2827794 | Aug 1994 | JP |
2778405 | Sep 1994 | JP |
2803741 | Sep 1994 | JP |
2785254 | Jan 1995 | JP |
2735057 | Mar 1996 | JP |
2956489 | Mar 1996 | JP |
2666237 | Dec 1996 | JP |
2890396 | Dec 1996 | JP |
3250438 | Dec 1996 | JP |
3135041 | Jun 1997 | JP |
3209096 | Dec 1997 | JP |
3506874 | Jan 1998 | JP |
3654738 | Feb 1998 | JP |
3795624 | Feb 1998 | JP |
3304787 | May 1998 | JP |
3344257 | Aug 1998 | JP |
3223832 | Sep 1998 | JP |
3374737 | Dec 1998 | JP |
3314666 | Mar 1999 | JP |
4118370 | Jul 1999 | JP |
4118371 | Jul 1999 | JP |
3548442 | Aug 1999 | JP |
3622562 | Nov 1999 | JP |
3424629 | Aug 2000 | JP |
4860024 | Aug 2000 | JP |
3063756 | Sep 2000 | JP |
4629178 | Sep 2000 | JP |
3063757 | Oct 2000 | JP |
3511970 | Oct 2000 | JP |
3551101 | May 2001 | JP |
3427265 | Jun 2001 | JP |
3646649 | Oct 2001 | JP |
3780887 | May 2002 | JP |
3890930 | May 2002 | JP |
3786114 | Apr 2004 | JP |
4904261 | Jun 2004 | JP |
2008-514031 | May 2008 | JP |
2008-235883 | Oct 2008 | JP |
2011-040425 | Feb 2011 | JP |
2011-181834 | Sep 2011 | JP |
10-0782129 | Nov 2007 | KR |
10-0966372 | May 2009 | KR |
10-2010-0079843 | Jul 2010 | KR |
201103162 | Jan 2011 | TW |
M 414664 | Jan 2011 | TW |
201128807 | Aug 2011 | TW |
WO-2010-030482 | Mar 2010 | WO |
WO-2011030252 | Mar 2011 | WO |
Entry |
---|
Office Action issued for related Chinese Patent Application No. 201280028586.1 dated Sep. 24, 2015, 14 pages with English language translation. |
Office Action issued for Korean Patent Application No. 10-2013-7032459, dated Nov. 28, 2014, 11 pages with English language translation. |
Office Action issued for Japanese Patent Application No. 201-526280, dated Dec. 22, 2014, 4 pages with English Language translation. |
International Search Report, WO2013070421, May 16, 2013, Corresponding PCT application. |
Office Action issued for related Korean Patent Application No. 10-2013-7032459, dated Sep. 26, 2015, 6 pages with English language translation. |
Search Report issued for ROC (Taiwan) Patent Application No. 101140255 dated Feb. 25, 2016, 2 pages with English language translation. |
Number | Date | Country | |
---|---|---|---|
20150340554 A1 | Nov 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13959313 | Aug 2013 | US |
Child | 14814213 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13292938 | Nov 2011 | US |
Child | 13959313 | US |