Claims
- 1. An integrated circuit comprising:first and second memories; a selection circuit to select the first and second memories; a first circuit to enable one of a write operation and a read operation in the first memory in response to the first memory being selected by the selection circuit; and a second circuit to enable one of a write operation and a read operation in the second memory in response to the second memory being selected by the selection circuit, while the first memory is enabled to perform one of a write and a read operation.
- 2. The circuit of claim 1, wherein the first circuit enables the one of the write and the read operation for a predetermined time greater than or equal to the time required for an execution of the operation.
- 3. The circuit of claim 2, wherein the second circuit enables the one of the write and the read operation for a second predetermined time greater than or equal to the time required for an execution of the operation.
- 4. The circuit of claim 3, further comprising first and second microcontrollers coupled to the first and second circuits and adapted to execute read and write operation in the first and second memories respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
97 04285 |
Apr 1997 |
FR |
|
Parent Case Info
This application is a division of application Ser. No. 09/056,921, filed Apr. 8, 1998, now U.S. Pat No. 6,205,512 entitled SET OF TWO MEMORIES ON THE SAME MONOLITHIC INTEGRATED CIRCUIT, and now allowed.
US Referenced Citations (13)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 411 633 |
Feb 1991 |
EP |
0 481 437 |
Apr 1992 |
EP |
407200028A |
Aug 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
French Search Report from French priority application No. 97 04285. |