Claims
- 1. A method of manufacturing an integrated circuit having trench isolation regions in a substrate including germanium, the method comprising:
forming a silicon nitride layer above the substrate; selectively etching the silicon nitride layer to form apertures associated with locations of the trench isolation regions; forming trenches in the substrate at the locations; and forming oxide liners in the trenches of the substrate in a low temperature process.
- 2. The method of claim 1, further comprising providing an insulative material in the trenches to form the trench isolation regions.
- 3. The method of claim 2, further comprising removing the insulative material until the silicon nitride layer is reached.
- 4. The method of claim 1, wherein the low temperature process is one of a UVO process, an ALD process, a PECVD oxide deposition process without NH3, and an HDP oxide deposition process without NH3.
- 5. The method of claim 1, wherein the low temperature process is a low concentration SiH4 process at a temperature below 700° C.
- 6. The method of claim 1, wherein the low temperature process has a low concentration of hydrogen.
- 7. The method of claim 1, wherein the low temperature process is a UVO process performed at a temperature of less than 600° C.
- 8. The method of claim 1, wherein the low temperature process is an ALD process.
- 9. A method of forming shallow trench isolation regions in a semiconductor layer, the method comprising:
providing a hard mask layer above the semiconductor layer; providing a photoresist layer above the hard mask layer; selectively removing portions of the photoresist layer at locations in a photolithographic process; removing the hard mask layer at the locations; forming trenches in the hard mask layer under the locations; and forming a liner in the trenches using ultraviolet light.
- 10. The method of claim 9, further comprising providing a pad oxide layer above a strained silicon layer before the providing a hard mask layer step.
- 11. The method of claim 10, further comprising removing the pad oxide layer at the locations before the first forming step.
- 12. The method of claim 9, further comprising:
providing an insulative material in the trenches to form the shallow trench isolation regions; and removing the hard mask layer in a wet bath.
- 13. The method of claim 12, wherein the wet bath includes acid.
- 14. The method of claim 9, wherein the forming a liner step is a low temperature process.
- 15. The method of claim 14, wherein the low temperature process is below 700° C.
- 16. The method of claim 15, wherein the liner is silicon dioxide grown in an oxygen atmosphere.
- 17. A method of forming a liner in a trench in a germanium containing layer, the method comprising:
selectively etching the germanium containing layer to form the trench; and providing the liner in the trench in a low temperature process.
- 18. The method of claim 17, wherein the low temperature process is one of a UVO process, an ALD process, a PECVD oxide deposition process without NH3, and an HDP oxide deposition process without NH3.
- 19. The method of claim 17, wherein the low temperature process is a UVO process utilizing an oxygen atmosphere and ultraviolet light.
- 20. The method of claim 19, wherein the liner is 200-500 Å thick.
CROSS-REFERENCE TO RELATED PATENT APPLICATIONS
[0001] The present application is related to U.S. patent application Ser. No. __/______ by Wang et al., entitled “Shallow Trench Isolation for Strained Silicon Processes” (Attorney Docket No. 39153-638), U.S. patent application Ser. No. __/______ by Wang et al., filed on ______ (Attorney Docket No. 39153-638), and U.S. patent application Ser. No. __/______ by Arasnia et al., filed on ______ (Attorney Docket No. 39153-645).