Claims
- 1. A method of manufacturing an integrated circuit having trench isolation regions in a substrate including germanium, the method comprising:
forming a mask layer above the substrate; selectively etching the mask layer to form apertures associated with locations of the trench isolation regions; forming trenches in the substrate at the locations; providing a semiconductor or metal layer within the trenches in a low temperature process; and forming oxide liners using the semiconductor or metal layer in the trenches of the substrate.
- 2. The method of claim 1, further comprising providing an insulative material in the trenches to form the trench isolation regions.
- 3. The method of claim 2, further comprising removing the insulative material until the mask layer is reached.
- 4. The method of claim 1, wherein the low temperature process is chemical vapor deposition performed at a temperature of less than 600° C.
- 5. The method of claim 1, wherein the low temperature process is between 500-600° C.
- 6. The method of claim 1, wherein the semiconductor or metal layer includes amorphous semiconductor material.
- 7. The method of claim 1, wherein the low temperature process is performed at a temperature of less than 600° C. and the semiconductor or metal layer is amorphous silicon.
- 8. The method of claim 1, wherein the forming oxide liners step is an oxidation process.
- 9. A method of forming shallow trench isolation regions in a semiconductor layer, the method comprising:
providing a hard mask layer above the semiconductor layer; providing a photoresist layer above the hard mask layer; selectively removing portions of the photoresist layer at locations in a photolithographic process; removing the hard mask layer at the locations; forming trenches in the hard mask layer under the locations; providing a conformal semiconductor layer in the trenches; and converting the conformal semiconductor layer into an oxide liner in the trenches.
- 10. The method of claim 9, further comprising:
providing a pad oxide layer above a strained silicon layer before the providing a hard mask layer step.
- 11. The method of claim 10 further comprising:
removing the pad oxide layer at the locations before the forming trenches step.
- 12. The method of claim 9, further comprising:
providing an insulative material in the trenches to form the shallow trench isolation regions; and removing the hard mask layer in a wet bath.
- 13. The method of claim 12, wherein the wet bath includes acid.
- 14. The method of claim 9, wherein the conformal semiconductor layer is provided in a low temperature process.
- 15. The method of claim 14, wherein the low temperature process is below 600° C.
- 16. The method of claim 15, wherein the oxide liner is silicon dioxide grown in an oxygen atmosphere.
- 17. A method of forming a liner in a trench in a germanium containing layer, the method comprising:
selectively etching the germanium containing layer to form the trench; providing a semiconductor layer in the trench in a low temperature process; and forming an oxide liner from the semiconductor layer.
- 18. The method of claim 17, wherein the low temperature process is a deposition process performed at a temperature below 600° C.
- 19. The method of claim 17, wherein the low temperature process is a chemical vapor deposition process involving amorphous silicon.
- 20. The method of claim 19, wherein the oxide liner is 200-500 Å thick.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to U.S. application Ser. No. 10/241,863, filed by Ngo et al. on Jan. 14, 2003 and entitled “Shallow Trench Isolation for Strained Silicon Processes”. The present application is also related to U.S. application Ser. No. 10/358,966, filed on Feb. 5, 2003 by Lin et al. and entitled “Shallow Trench Isolation Process Using Oxide Deposition and Anneal for Strained Silicon Processes” and U.S. application Ser. No. 10/341,848, filed on Jan. 14, 2003 by Arasnia et al. and entitled “Post Trench Fill Oxidation Process for Strained Silicon Processes”