The present invention relates to semiconductor integrated circuits, and more specifically to a shallow trench isolation structure and a method of fabricating the same.
As integration density of semiconductor integrated circuits increases, circuit components, such as transistors, are formed closer to each other and their reliability may be reduced unless effective isolation techniques for separating devices, such as MOS transistors, are employed. A trench isolation technique which can form an isolation region having a narrow width is widely used in the fabrication of a highly integrated semiconductor device.
The thermal oxide liner 104 conformally formed on the inner walls of the trench 102 releases stress generated from the silicon substrate 100. The thermal oxide liner 104, however, consumes silicon substrate 100 during thermal oxidation. Thus, a thin thermal oxide liner is required to reduce silicon loss of the substrate 100.
The HDP oxide liner 106 serves as a protective layer to avoid plasma damage to the silicon substrate 100 during subsequent high density plasma chemical vapor deposition (HDPCVD). A sufficiently thick HDP oxide liner 106 formed on the thermal oxide liner 104 is required to effectively resist plasma due to loose oxide structure and the thin thermal oxide liner 104. The inner space of the trench 102 is thus significantly narrowed, deteriorating trench filling performance.
Additionally, when using phosphoric acid (H3PO4) or hydrofluoric acid (HF) to remove a pad layer (not shown), a portion of the HDP oxide liner 106 is etched simultaneously due to lack of resistance thereto, causing concave defects at the trench corner 110, negatively affecting electrical performance of elements.
Thus, a trench isolation structure with improved filling performance and level surface at corners is desirable. Also, the silicon substrate can be protected from HDPCVD plasma during fabrication.
The invention provides a trench isolation structure comprising a trench formed in a substrate, a silicon oxynitride layer conformally formed on the sidewalls and bottom of the trench, and a high density plasma (HDP) oxide layer substantially filling the trench.
The invention also provides a method of fabricating a trench isolation structure. A substrate with a trench therein is provided. An oxide liner is formed on the substrate and the sidewalls and bottom of the trench. A silicon oxynitride layer is formed on the substrate and the sidewalls and bottom of the trench. An oxide layer is formed on the silicon oxynitride layer and is filled in the trench by high density plasma chemical vapor deposition (HDPCVD).
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
FIGS. 2A˜2G are cross sections of a method of fabricating a trench isolation structure of the invention; and
FIGS. 3A˜3G are cross sections of another method of fabricating a trench isolation structure of the invention.
FIGS. 2A˜2G are cross sections of the method of fabricating a trench isolation structure according to the invention.
Referring to
The semiconductor substrate 200 is subsequently etched using the patterned pad layer 205 as a mask to form a trench 230, as shown in
Subsequently, a silicon oxynitride layer 250 is conformally formed on the pad layer 205 and the oxide liner 240 by high density plasma chemical vapor deposition (HDPCVD) using N2, O2, and SiH4 as reactants without sputtering, as shown in
Next, referring to
The semiconductor substrate 200 covered by the silicon oxynitride layer 250 is completely protected from HDPCVD plasma. The thin silicon oxynitride layer 250 is sufficient to resist plasma due to a dense structure comprising oxygen and nitrogen atoms. The inner space of the trench 230 is thus enlarged, improving trench filling performance.
Finally, chemical mechanical polishing (CMP) is performed to planarize the uneven HDP oxide layer 260, exposing the pad layer 205. The CMP may include slurry-based CMP or fixed abrasive CMP. Subsequently, a rapid thermal annealing procedure is performed at 900° C. for about 15˜30 min to increase the mechanical robustness of the entire trench isolation structure.
The pad nitride layer 220 and the pad oxide layer 210 are then removed by wet etching using appropriate etching solutions, such as phosphoric acid (H3PO4) at about 160° C. and hydrofluoric acid (HF) at room temperature, respectively. Accordingly, the trench isolation structure 270 of the invention is achieved, as shown in
Oxygen rich Silicon oxynitride layer has higher etching selectivity with silicon nitride layer in phosphoric acid (H3PO4). Thus, the pad nitride layer 220 and the oxygen rich silicon oxynitride layer 250 have a high etching selectivity ratio of at least 10:1 in phosphoric acid (H3PO4). Also, in hydrofluoric acid (HF), the pad oxide layer 210 has a higher etching rate than the silicon oxynitride layer 250. Namely, the silicon oxynitride layer 250 has higher etching resistance to phosphoric acid (H3PO4) and hydrofluoric acid (HF) than the pad nitride layer 220 and the pad oxide layer 210, respectively. Thus, the trench corner remains complete after wet etching, avoiding concave defects.
FIGS. 3A˜3G are cross sections of another method of fabricating a trench isolation structure according to the invention. The distinction between FIGS. 3A˜3G and FIGS. 2A˜2G is the formation of the silicon oxynitride layers 250 and 350.
Referring to
The semiconductor substrate 300 is subsequently etched using the patterned pad layer 305 as a mask to form a trench 330, as shown in
Subsequently, nitrogen atoms are implanted into the oxide liner 340 to form a silicon oxynitride layer 350 by nitrogen plasma treatment 345, as shown in
Next, referring to
The silicon oxynitride layer 350 is directly formed by implanting nitrogen atoms to the oxide liner 340, without deposition of any nitrogen-containing layer to further resist plasma, providing increased inner space of the trench 330. Also, the dense silicon oxynitride layer 350 protects the semiconductor substrate 300 from HDPCVD plasma.
Finally, chemical mechanical polishing (CMP) is performed to planarize the uneven HDP oxide layer 360, exposing the pad layer 305. The CMP may include slurry-based CMP or fixed abrasive CMP. Subsequently, a rapid thermal annealing procedure is performed at 900° C. for about 15˜30 min to increase the mechanical robustness of the entire trench isolation structure.
The pad nitride layer 320 and the pad oxide layer 310 are then removed by wet etching using appropriate etching solutions, such as phosphoric acid (H3PO4) at about 160° C. and hydrofluoric acid (HF) at room temperature, respectively. Accordingly, the trench isolation structure 370 of the invention is achieved, as shown in
The invention provides dense and thin silicon oxynitride layers formed by various methods, such as deposition or plasma treatment, to protect semiconductor substrate from HDPCVD plasma and reduce occupied space in a trench simultaneously, improving trench filling performance. Additionally, the silicon oxynitride layer has a higher resistance to etching solutions, such as phosphoric acid (H3PO4) and hydrofluoric acid (HF), than the pad layer, such as pad nitride layer and pad oxide layer, so that a trench isolation structure with level corner surface can be formed after etching the pad layer, without concave defects.
While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
This application is a Divisional of pending U.S. patent application Ser. No. 11/186,360, filed Jul. 21, 2005 and entitled “SHALLOW TRENCH ISOLATION STRUCTURE AND METHOD OF FABRICATING THE SAME”, which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 11186360 | Jul 2005 | US |
Child | 11697751 | Apr 2007 | US |