Claims
- 1. Apparatus, comprising:
an acquisition unit, for acquiring at least a portion of a data signal in response to a trigger signal and providing therefrom an acquired sample stream; and a controller, including a memory for storing a phase locked loop (PLL) program, a processor for executing said PLL program, and an input/output (1/0) circuit for receiving said acquired sample stream for use by said PLL programs and responsively providing a clock signal recovered using said PLL program.
- 2. The apparatus of claim 1, wherein said memory further stores an eye diagram generation program operative to segment said acquired sample stream into a plurality of frames according to said recovered clock signal and store said frames in a display memory.
- 3. The apparatus of claim 1, wherein said memory further stores an mask diagram generation program operative to segment said acquired sample stream into a plurality of selected bit sequences according to said recovered clock signal and store said bit sequences in a display memory.
- 4. The apparatus of claim 1, wherein said memory further stores a timing interval error (TIE) program operative to process said acquired sample stream and said recovered clock signal according to a TIE function.
- 5. The apparatus of claim 1, wherein said trigger signal is generated in response to said recovered clock signal.
- 6. The apparatus of claim 1, wherein said apparatus is included within an oscilloscope.
- 7. The apparatus of claim 1, wherein said data signal and recovered clock signal are displayed on a display device as one of an eye diagram, a mask function and a TIE function.
- 8. An oscilloscope, comprising:
an analog to digital (A/D) converter for digitizing a data signal; an acquisition unit, for acquiring at least a portion of a digitized data signal in response to a trigger signal; and a phase locked loop (PLL), adapted to recovering a clock signal from said data signal and a display device, for contemporaneously displaying said data signal and said clock signal.
- 9. The oscilloscope of claim 8, wherein said PLL comprises a hardware PLL.
- 10. The oscilloscope of claim 8, wherein said PLL comprises a software PLL.
- 11. The oscilloscope of claim 8, wherein a difference between said data signal and corresponding recovered clock signal is displayed on a display device as a Time Interval Error (TIE) function.
- 12. The oscilloscope of claim 8, wherein said trigger signal is generated in response to said recovered clock signal.
- 13. A method, comprising:
adapting a generated clock signal in response to a phase difference between the generated clock signal and a corresponding data signal; acquiring at least a portion of said data signal in response to said generated clock signal; and displaying at least one of an eye diagram, a mask diagram and a Time Interval Error (TIE) diagram using said generated clock signal and said acquired portion of said data signal.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of commonly owned provisional patent application Serial No. 60/340,766, filed Dec. 12, 2001, which is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60340766 |
Dec 2001 |
US |