Claims
- 1. A signal processor comprising:
- (a) first factor hold means to hold at least one factor;
- (b) a first multiplier to multiply input data by an output of said first factor hold means;
- (c) second factor hold means to hold a plurality of factors;
- (d) a second multiplier to multiply said input data by an output of said second factor hold means;
- (e) data hold means to hold a plurality of items of data; and
- (f) add means to add an output of said second multiplier and an output of said data hold means;
- wherein said data hold means holds an output of said first multiplier and an output of said add means.
- 2. The signal processor according to claim 1, wherein said data hold means has:
- (a) a plurality of latches to hold a plurality of items of data; and
- (b) means to permit a particular one of said plural latches to selectively hold an output of said first multiplier and an output of said add means.
- 3. The signal processor according to claim 1, wherein said first factor hold means has:
- (a) a plurality of latches to hold a plurality of factors; and
- (b) means to selectively access one of said plural latches.
- 4. The signal processor according to claim 1, wherein said second factor hold means has:
- (a) a plurality of latches to hold a plurality of factors; and
- (b) means to selectively access one of said plural latches.
- 5. The signal processor according to claim 1, wherein said data hold means has a shift register to hold a plurality of items of data.
- 6. The signal processor according to claim 1, wherein said data hold means has:
- (a) a plurality of latches to hold a plurality of items of data; and
- (b) means to selectively access one of said plural latches.
- 7. The signal processor according to claim 1, wherein said first factor hold means has a shift register to hold a plurality of factors.
- 8. The signal processor according to claim 7, wherein said shift register is able to perform bidirectional shift operation.
- 9. The signal processor according to claim 1, wherein said second factor hold means has a shift register to hold a plurality of factors.
- 10. The signal processor according to claim 9, wherein said shift register is able to perform bidirectional shift operation.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-218553 |
Sep 1993 |
JPX |
|
5-312933 |
Dec 1993 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/299,598, filed Sep. 1, 1994 abandoned.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
299598 |
Sep 1994 |
|