"PLL Design of a 500MB/s Interface", Horowitz et al, IEEE International Solid-State Circuits Conference 1993, pp. 160-161. |
"A 2.5V Delay-Locked Loop for an 18Mb 500MB/s DRAM", Lee et al, IEEE International Solid-State Circuits Conference 1994, pp. 300-301. |
"Partial Response Detection Technique for Driver Power Reduction in High-Speed Memory-to-Processor Communications", Tamura et al, IEEE International Solid-State Circuit Conference 1997, pp. 342-343. |
"A 23-ns 1-Mb BiCMOS DRAM", Kitsukawa et al, IEEE Journal of Solid-State Circuits, vol. 25, No. 5, Oct. 1990, pp. 1102-1111. |