Claims
- 1. A JFET device comprising:
- a first SiC semiconductor layer of a first conductivity type;
- a second SiC semiconductor layer of a second conductivity type supported by said first layer, the contacting surfaces of said first and second layers forming a junction;
- an ion-implanted gate area comprising SiC semiconductor material of said first conductivity type situated in said second layer; and
- an ion-implanted source area and an ion-implanted drain area comprising material of said second conductivity type situated in said second layer, wherein said gate area is in the shape of an annulus and said source and drain areas are positioned such that one of said source and drain areas is located in an area surrounded by said gate area and the other one of said source and drain areas is in the shape of an annulus surrounding said gate area.
- 2. A JFET device comprising:
- a first SiC semiconductor layer of a first conductivity type;
- a second SiC semiconductor layer comprising a surface-adjacent portion of said first SiC semiconductor layer having material of a second conductivity type, the contacting surfaces of said first and second layers forming a junction;
- an ion-implanted gate area comprising SiC semiconductor material of said first conductivity type situated in said second layer; and
- an ion-implanted source area and an ion-implanted drain area comprising material of said second conductivity type situated in said second layer, wherein said gate area is in the shape of an annulus and said source and drain areas of said second conductivity type are positioned such that one of said source and drain areas is located in an area surrounded by said gate area and the other one of said source and drain areas is in the shape of an annulus surrounding said gate area.
- 3. A JFET device comprising:
- a first SiC semiconductor layer of a first conductivity type;
- a second SiC semiconductor layer of a second conductivity type supported by said first layer, the contacting surfaces of said first and second layers forming a junction;
- a gate area comprising SiC semiconductor material of said first conductivity type, said gate area comprising a third SiC semiconductor layer overlying a portion of said second layer; and
- an ion-implanted source area and an ion-implanted drain area comprising material of said second conductivity type situated in said second layer, wherein said gate area is in the shape of an annulus and positioned such that one of said source and drain areas is located in an area surrounded by said gate area and the other one of said source and drain areas is in the shape of an annulus surrounding said gate area.
Parent Case Info
This application is a Continuation of application Ser. No. 08/299/980, filed 2 Sep., 1994 now abandoned which is a Division of Ser. No. 08/048,448 filed Apr. 19, 1993 now U.S. Pat. No. 5,378,642.
Government Interests
This invention was made with Government support under Government Contract No. F33615-90-C-1494 awarded by the Air Force. The Government has certain rights in this invention.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4925808 |
Richardson |
May 1990 |
|
5087576 |
Edmond et al. |
Feb 1992 |
|
5264713 |
Palmour |
Nov 1993 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
56-58270 |
May 1981 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Nitrogen-Implanted SiC Diodes Using High-Temperature Implantation" by Mario Ghezzo, et al., IEEE Electron Device letters, vol. 13, No. 12, Dec. 1992. |
"Epitaxial Deposition of Silicon Carbide from Silicon Tetrachloride and Hexane" by WV Muensch, et al., Thin Solid Films, 31 (1976), pp. 39-51. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
48448 |
Apr 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
299980 |
Sep 1994 |
|