The present disclosure relates to coordinating holes in a chip with a conductive paste for connecting two circuit layout areas on two surfaces of the chip with easy fabrication and low cost.
In a general semiconductor fabrication, holes are set in a related chip and each hole is set with a conductive layer to connect two surfaces of the chip. A common procedure includes drilling a plurality of holes in the chip and then forming a conductive layer on an inner surface of each hole through a process of chemical vapor deposition (CVD), physical vapor deposition (PVD), electrical plating, non-electrical plating, etc. Thus, the two surfaces of the chip are connected.
However, the above procedure, including drilling holes and forming conductive layer through a process like CVD, PVD, etc. is complex and is expensive. Hence, the prior art does not fulfill all users' requests on actual use.
The main purpose of the present disclosure is to coordinate holes in a chip with a conductive paste for connecting two circuit layout areas on two surfaces of the chip with easy fabrication and low cost
To achieve the above purpose, the present disclosure is a silicon (Si) chip having penetrative connection holes, comprising a chip and a conductive paste, where the chip has two circuit layout areas on two surfaces of the chip; the chip has a plurality of holes penetrating through the chip; the chip further has a pattern die deposed on a surface; the pattern die has a plurality of channels corresponding to the plurality of holes; and the conductive paste is filled into the plurality of holes through the plurality of channels to connect the two circuit layout areas on the two surfaces of the chip. Accordingly, a novel Si chip having penetrative connection holes is obtained.
The present disclosure will be better understood from the following detailed description of the preferred embodiment according to the present disclosure, taken in conjunction with the accompanying drawings, in which
The following description of the preferred embodiment is provided to understand the features and the structures of the present disclosure.
Please refer to
The chip 1 has two circuit layout areas 11,12 on two surfaces separately, where the chip 1 has a plurality of holes 13 penetrating the circuit layout areas 11,12; each of the holes 13 has a diameter below 100 micrometers (μm); the chip 1 is made of Si or sapphire; and an inner surface of each of the holes 13 is covered with a conductive layer 131 (or, the conductive layer 131 can be omitted according to requirement.)
The conductive paste 2 is filled into the plurality of holes 13 to connect the two circuit layout areas 11,12 on the two surfaces of the chip 1. Thus, a novel Si chip having penetrative connection holes is obtained.
Please further refer to
Please further refer to
To sum up, the present disclosure is a silicon chip having penetrative connection holes, where holes in a chip is coordinated with a conductive paste to connect two circuit layout areas on two surfaces of the chip with easy fabrication and low cost.
The preferred embodiment herein disclosed is not intended to unnecessarily limit the scope of the disclosure. Therefore, simple modifications or variations belonging to the equivalent of the scope of the claims and the instructions disclosed herein for a patent are all within the scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
099210033 | May 2010 | TW | national |