1. Field of the Invention
The present invention relates to a silicon-controlled-rectifier (SCR), particularly to a SCR with adjustable holding voltage.
2. Description of the Related Art
The electrostatic discharge (ESD) attacking has become a serious problem with the continuous narrowing of transistors in the integrated circuits. The SCR (Silicon-Controlled Rectifier) device formed by the parasitic pnp and npn bipolar transistors has been commonly used for ESD protection. Due to the low holding voltage (˜1V), the SCR device can sustain much higher ESD voltage within smaller layout area, as comparing to the other ESD protection devices (such as diode, MOS, BJT, or field-oxide device). However, because the holding voltage of the SCR device is smaller than the supply voltage (for example, supply voltage of 3.3V), the SCR device is susceptible to latch-up issue during normal circuit operating condition. The SCR device may be accidentally triggered on by the external noise pulses while the IC is in the normal operating condition. The latch-up phenomena often leads to IC function failure or even destruction.
The U.S. Pat. No. 6,605,493 discloses the holding voltage of SCR device is only ˜1V, which is smaller than the power supply voltage. Therefore, the SCR device with such designs is susceptible to latch-up issue during normal circuit operating condition. In order to solve the latch-up issue, the holding voltage of SCR device should be increased to be higher than the supply voltage, as shown in
To overcome the abovementioned problems, the present invention provides a SCR with adjustable holding voltage, so as to solve the afore-mentioned problems of the prior art.
A primary objective of the present invention is to provide a silicon-controlled-rectifier (SCR), which changes the number of the deep isolation trench and the distance between the deep isolation trench and the heavily doped semiconductor layer to adjust the holding voltage to avoid the latch-up issue. With this simple design, the holding voltage can be adjusted with a large range. To achieve the abovementioned objectives, the present invention provides a SCR with adjustable holding voltage, which comprises a heavily doped semiconductor layer and an epitaxial layer formed on the heavily doped semiconductor layer. A first N-type well having a first P-type heavily doped area is formed in the epitaxial layer. A first P-type well is formed in the epitaxial layer. Besides, a first N-type heavily doped area is formed in the first P-type well. At least one deep isolation trench is formed in the epitaxial layer and located between the first P-type heavily doped area and the first N-type heavily doped area, wherein a distance between the deep isolation trench and the heavily doped semiconductor layer is larger than zero. The depth of the deep isolation trench is greater than the depth of the first N-type well.
Below, the embodiments are described in detail in cooperation with the drawings to make easily understood the technical contents, characteristics and accomplishments of the present invention.
Refer to
When the first P-type heavily doped area 16 receives the positive ESD pulse while the first N-type heavily doped area 20 is grounded, the electrostatic discharge (ESD) current flows from the first P-type heavily doped area 16 to the first N-type heavily doped area 20 through the first N-type well 14 and the first P-type well 18. The deep isolation trench 26 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the more the number of the deep isolation trench 26 is, the higher the holding voltage is. Additionally, the decrease of spacing S1 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the shorter the spacing S1 is, the higher the holding voltage is. As shown in
Refer to
When the first P-type heavily doped area 36 receives the positive ESD pulse while the first N-type heavily doped area 40 is grounded, the ESD current flows from the first P-type heavily doped area 36 to the first N-type heavily doped area 40 through the first N-type well 34 and the first P-type well 38. The deep isolation trench 46 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the more the number of the deep isolation trench 46 is, the higher the holding voltage is. Additionally, the decrease of spacing S2 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the shorter the spacing S2 is, the higher the holding voltage is. As shown in
Below is the introduction of the bi-directional SCR devices.
Refer to
At least one deep isolation trench 66 is formed in the epitaxial layer 50. The deep isolation trench 66 is not only located between the first P-type heavily doped area 54 and the first N-type heavily doped area 58 but located between the second N-type heavily doped area 60 and the second P-type heavily doped area 62. The depth of the deep isolation trench 66 is greater than the depths of the first N-type well 52 and the second N-type well 56. There is the spacing S3 defined as a distance between the deep isolation trench 66 and the heavily doped semiconductor substrate 48, wherein the spacing S3 is larger than zero. In addition, the spacing S3 is less than the distance between the heavily doped semiconductor substrate 48 and the first N-type well 52. The spacing S3 is less than the distance between the heavily doped semiconductor substrate 48 and the second N-type well 56. In order to form the SCR structure, a P-type doped area 68 is located between the first N-type well 52 and the second N-type well 56. In the third embodiment, the P-type doped area 68 is exemplified by a lightly doped P-type area. Additionally, the P-type doped area 68 is realized with a second P-type well formed in the epitaxial layer 50. Alternatively, when the epitaxial layer 50 is a P-type epitaxial layer, a part of the P-type epitaxial layer is also used as the P-type doped area 68.
When the first P-type heavily doped area 54 receives the positive ESD pulse while the first N-type heavily doped area 58 is grounded, the ESD current flows from the first P-type heavily doped area 54 to the first N-type heavily doped area 58 through the first N-type well 52, the P-type doped area 68 and the second N-type well 56. When the second P-type heavily doped area 62 receives the positive ESD pulse while the second N-type heavily doped area 60 is grounded, the ESD current flows from the second P-type heavily doped area 62 to the second N-type heavily doped area 60 through the second N-type well 56, the P-type doped area 68 and the first N-type well 52. The deep isolation trench 66 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the more the number of the deep isolation trench 66 is, the higher the holding voltage is. Additionally, the decrease of spacing S3 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the shorter the spacing S3 is, the higher the holding voltage is. As shown in
Refer to
At least one deep isolation trench 88 is formed in the epitaxial layer 72. The deep isolation trench 88 is not only located between the first P-type heavily doped area 78 and the first N-type heavily doped area 82 but located between the second N-type heavily doped area 84 and the second P-type heavily doped area 86. The depth of the deep isolation trench 88 is greater than the depths of the first N-type well 76 and the second N-type well 80. There is the spacing S4 defined as a distance between the deep isolation trench 88 and the heavily doped buried layer 74, wherein the spacing S4 is larger than zero. In addition, the spacing S4 is less than the distance between the heavily doped buried layer 74 and the first N-type well 76. The spacing S4 is less than the distance between the heavily doped buried layer 74 and the second N-type well 80. In order to form the SCR structure, a P-type doped area 90 is located between the first N-type well 76 and the second N-type well 80. In the fourth embodiment, the P-type doped area 90 is exemplified by a lightly doped P-type area. Additionally, the P-type doped area 90 is realized with a second P-type well formed in the epitaxial layer 72. Alternatively, when the epitaxial layer 72 is a P-type epitaxial layer, a part of the P-type epitaxial layer is also used as the P-type doped area 90.
When the first P-type heavily doped area 78 receives the positive ESD pulse while the first N-type heavily doped area 82 is grounded, the ESD current flows from the first P-type heavily doped area 78 to the first N-type heavily doped area 82 through the first N-type well 76, the P-type doped area 90 and the second N-type well 80. When the second P-type heavily doped area 86 receives the positive ESD pulse while the second N-type heavily doped area 84 is grounded, the ESD current flows from the second P-type heavily doped area 86 to the second N-type heavily doped area 84 through the second N-type well 80, the P-type doped area 90 and the first N-type well 76. The deep isolation trench 88 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the more the number of the deep isolation trench 88 is, the higher the holding voltage is. Additionally, the decrease of spacing S4 can reduce the current gain of parasitic pnp and npn bipolar transistors of SCR device, thus the holding voltage can be increased. As a result, the shorter the spacing S4 is, the higher the holding voltage is. As shown in
In conclusion, the present invention can adjust the number or depth of the deep isolation trench to avoid the latch-up issue.
The embodiments described above are only to exemplify the present invention but not to limit the scope of the present invention. Therefore, any equivalent modification or variation according to the shapes, structures, features, or spirit disclosed by the present invention is to be also included within the scope of the present invention.
This application is a Continuation-in-Part of co-pending application Ser. No. 13/331,241, filed on Dec. 20, 2011, for which priority is claimed under 35 U.S.C. §120 and the entire contents of all of which are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 13331241 | Dec 2011 | US |
Child | 14309660 | US |