Claims
- 1. A memory array comprising a plurality of memory cells, each memory cell comprising:
a first diode portion; a second diode portion vertically above the first diode portion; and a silicon nitride antifuse in contact with the first or the second diode portion.
- 2. The memory array of claim 1, wherein the antifuse is vertically above the second diode portion.
- 3. The memory array of claim 2, wherein
the first diode portion comprises semiconductor material of a first conductivity type, and the second diode portion comprises semiconductor material of a second conductivity type opposite the first conductivity type.
- 4. The memory array of claim 1, wherein the antifuse is vertically below the first diode portion.
- 5. The memory array of claim 1, wherein the antifuse is vertically between the first diode portion and the second diode portion.
- 6. The memory array of claim 5, wherein
the first diode portion comprises semiconductor material of a first conductivity type, and the second diode portion comprises semiconductor material of a second conductivity type opposite the first conductivity type.
- 7. The memory array of claim 6, wherein
the first diode portion comprises a semiconductor-type material or a metal-type material, and the second diode portion comprises a metal-type material or a semiconductor-type material, wherein the type of material of the second diode portion is the different from the type of the first diode portion.
- 8. A memory array comprising a plurality of memory cells, each memory cell comprising:
a first diode portion; a second diode portion wherein the first or the second diode portion comprises in-situ doped polysilicon; and a dielectric-rupture antifuse comprising silicon nitride in contact with the second diode portion.
- 9. The memory array of claim 8, wherein
the first diode portion comprises in-situ doped polysilicon and the second diode portion comprises metal or metal-like material.
- 10. The memory array of claim 9, wherein the second diode portion comprises a layer of titanium nitride in contact with the antifuse, wherein, for any portion of the titanium nitride layer with a thickness greater than about 20 angstroms, the titanium nitride has a density less than 4.0 grams/cm.
- 11. The memory array of claim 10, wherein the first diode portion or the second diode portion forms part of a rail-stack.
- 12. The memory array of claim 10, wherein the first diode portion or the second diode portion forms part of a pillar.
- 13. The memory array of claim 8, wherein
the first diode portion comprises in-situ doped polysilicon of a first conductivity type and the second diode portion comprises in-situ doped polysilicon of a second conductivity type opposite the first conductivity type.
- 14. The memory array of claim 13, wherein the first diode portion or the second diode portion forms part of a rail-stack.
- 15. The memory array of claim 13, wherein the first diode portion or the second diode portion forms part of a pillar.
- 16. A monolithic three dimensional memory array comprising:
first conductors extending in a first direction at a first height above a substrate; second conductors extending in a second direction at a second height above the substrate, wherein the second direction is different from the first direction; and antifuses comprising silicon nitride.
- 17. The monolithic three dimensional memory array of claim 16 wherein
the antifuses are in contact with a first metallic material, wherein the first metallic material is titanium nitride, tungsten nitride, tantalum nitride, tantalum tungsten, tungsten, or aluminum.
- 18. The monolithic three dimensional memory array of claim 17 wherein the first metallic material is titanium nitride, and
for any thickness of titanium nitride greater than about 20 angstroms, the density of the titanium nitride is less than about 4.0 grams/cm3 and the resistivity of the titanium nitride is greater than about 300 microOhm-cms.
- 19. The monolithic three dimensional memory array of claim 16 wherein the antifuses are at a third height between the first height and the second height.
- 20. A monolithic three dimensional memory array comprising memory cells, each memory cell comprising:
a first diode portion; a second diode portion; and an antifuse comprising silicon nitride.
- 21. The monolithic three dimensional memory array of claim 20 wherein the second diode portion is formed vertically above the first diode portion
- 22. The monolithic three dimensional memory array of claim 21 wherein the antifuse is between the first diode portion and the second diode portion.
- 23. The monolithic three dimensional memory array of claim 21 wherein the antifuse is vertically above the second diode portion.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of Knall et al., U.S. patent application Ser. No. 10/153,999, “Three Dimensional Memory Array and Method of Fabrication” (hereinafter the '999 application, this application is a divisional of U.S. patent application Ser. No. 09/814,727, now U.S. Pat. No. 6,420,215; which is a continuation-in-part of U.S. patent application Ser. No. 09/560,626, filed Apr. 28, 2000, and since abandoned); Johnson, U.S. patent application Ser. No. 10/128,188, “Vertically-stacked, Field-Programmable, Nonvolatile Memory and Method of Fabrication” (hereinafter the '188 application, this application is a divisional of U.S. patent application Ser. No. 09/928,536, now U.S. Pat. No. 6,525,953); and Knall, U.S. patent application Ser. No. 10/186,359, “Memory Cell with Antifuse Layer Formed at Diode Junction” (hereinafter the '359 application, this is itself a continuation-in-part of U.S. patent application Ser. No. 09/638,428, now abandoned) which are all hereby incorporated by reference in their entirety.
[0002] This application is related to co-pending U.S. application Ser. No. ______ (Attorney Docket No. MA-103) by S. Brad Herner, entitled “Low-Density, High-Resistivity Titanium Nitride Layer for use as a Contact for Low-Leakage Dielectric Layers,” filed on even date herewith, which application is hereby incorporated by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09814727 |
Mar 2001 |
US |
| Child |
10153999 |
May 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
| Parent |
10153999 |
May 2002 |
US |
| Child |
10610804 |
Jun 2003 |
US |
| Parent |
09560626 |
Apr 2000 |
US |
| Child |
09814727 |
Mar 2001 |
US |