Claims
- 1. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, in preparation for a passivating trench cap, the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; thus forming a partially recessed shallow trench isolation structure on a semiconductor, in preparation for a passivating trench cap.
- 2. The method of claim 1, wherein the pad oxide is thermally grown silicon dioxide of between 100 to 300 Angstroms in thickness.
- 3. The method of claim 1, wherein the hard mask layer, which is a stopping layer for chemical mechanical polish (CMP), is silicon nitride of between 1,000 to 3,000 Angstroms in thickness.
- 4. The method of claim 1, wherein the step of filling the trench comprises a deposition a thick layer of insulator, which is tetra-ethyl-ortho silicate (TEOS) to form silicon oxide in a thickness from 5,000 to 10,000 Angstroms.
- 5. The method of claim 1, wherein the step of planarizing the trench is by chemical mechanical polish (CMP).
- 6. The method of claim 1, wherein the trench filled with silicon oxide is etched back to form a partially recessed oxide trench by using either a dry reactive ion etch (RIE), a wet etch process, in preparation for a subsequent trench cap.
- 7. The method of claim 1, wherein the hard mask, which is the stopping layer for the chemical mechanical polish (CMP) step is removed by selective wet etching in preparation for the subsequent passivating trench cap layer.
- 8. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, forming a passivating trench cap layer, by the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; thus a protecting passivation layer or passivating cap is formed, that is over the partially recessed insulator in the trench and on the top sidewalls of the trench.
- 9. The method of claim 8, wherein the step of filling the remaining portion of the trench comprises a deposition of a thick layer of insulator, which is silicon nitride, to form a passivating trench cap layer, deposited in a thickness from 500 to 3,000 Angstroms.
- 10. The method of claim 8, wherein the step of planarization of the thick silicon nitride layer, to be the passivating trench cap is by chemical mechanical polish (CMP).
- 11. The method of claim 8, wherein the step of etching back said thick silicon nitride layer to form the passivating trench cap layer comprises of the following selective etch conditions: selective reactive ion etch (RIE) plasma etching.
- 12. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; oxidizing the semiconductor surface to form gate and capacitor oxide for MOSFET; depositing, doping and patterning polysilicon gates; providing gate sidewall isolation; forming diffusion regions for MOSFET source/drains; depositing and selectively forming salicide layers; depositing and forming interlevel dielectric insulating layers; patterning and etching contact holes to the source/drain P-N junction diffusion regions; depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes; thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said passivation cap layer in a partially recessed or semi-recessed trench isolation scheme, within a semiconductor substrate.
- 13. The method of claim 12, wherein passivating trench cap layer is deposited thick silicon nitride in a thickness from approximately 500 to 3,000 Angstroms.
- 14. The method of claim 12, comprising of the step of forming a P-N junction in the semiconductor substrate next to the sidewall of the trench, and wherein the prior step of forming a silicon nitride passivating trench cap layer, protects the P-N junction from the contact hole etching step.
- 15. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:
providing a semiconductor substrate, single crystal silicon providing a trench formed therein; providing a pad oxide layer of silicon dioxide patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; oxidizing the silicon surface to form thermal silicon dioxide for gate and capacitor insulator for MOSFET; depositing, doping and patterning polysilicon gates; providing gate sidewall isolation; depositing and selectively forming salicide layers; depositing and forming interlevel dielectric insulating layers; patterning and etching contact holes to the source/drain P-N junction diffusion regions, with the silicon nitride trench cap layer protecting the corner region of the trench; depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes; thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said silicon nitride passivation cap layer in a partially recessed or semi-recessed silicon oxide trench isolation scheme, within a silicon semiconductor substrate.
- 16. The method of claim 15, wherein the process comprising of the formation of the passivating silicon nitride trench cap layer is compatible with complementary MOS (CMOS) transistors using both p- and n-type MOSFET gate channels.
Parent Case Info
[0001] This application is related to Docket Number CS98-109 Ser. N0. ______ with Filing Date______ , assigned to a common assignee.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09351240 |
Jul 1999 |
US |
Child |
09882682 |
Jun 2001 |
US |