Claims
- 1. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, in preparation for a passivating trench cap, the method comprising the following steps:providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the thick layer of insulator in the trench back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; thus forming a partially recessed shallow trench isolation structure on a semiconductor, in preparation for a passivating trench cap.
- 2. The method of claim 1, wherein the pad oxide is thermally grown silicon dioxide of between 100 to 300 Angstroms in thickness.
- 3. The method of claim 1, wherein the hard mask layer, which is a stopping layer for chemical mechanical polish (CMP), is silicon nitride of between 1,000 to 3,000 Angstroms in thickness.
- 4. The method of claim 1, wherein the step of filling the trench comprises a deposition a thick layer of insulator, which is tetra-ethyl-ortho silicate (TEOS) to form silicon oxide in a thickness from 5,000 to 10,000 Angstroms.
- 5. The method of claim 1, wherein the step of planarizing the trench is by chemical mechanical polish (CMP).
- 6. The method of claim 1, wherein the trench filled with silicon oxide is etched back to form a partially recessed oxide trench by using either a dry reactive ion etch (RIE), a wet etch process, in preparation for a subsequent trench cap.
- 7. The method of claim 1, wherein the hard mask, which is the stopping layer for the chemical mechanical polish (CMP) step is removed by selective wet etching in preparation for the subsequent passivating trench cap layer.
- 8. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, forming a passivating trench cap layer, by the method comprising the following steps:providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; thus a protecting passivation layer or passivating cap is formed, that is over the partially recessed insulator in the trench and on the top sidewalls of the trench.
- 9. The method of claim 8, wherein the step of filling the remaining portion of the trench comprises a deposition of a thick layer of insulator, which is silicon nitride, to form a passivating trench cap layer, deposited in a thickness from 500 to 3,000 Angstroms.
- 10. The method of claim 8, wherein the step of planarization of the thick silicon nitride layer, to be the passivating trench cap is by chemical mechanical polish (CMP).
- 11. The method of claim 8, wherein the step of etching back said thick silicon nitride layer to form the passivating trench cap layer comprises of the following selective etch conditions: selective reactive ion etch (RIE) plasma etching.
RELATED PATENT APPLICATION
This application is related to Ser. No. 09/351,238 with Filing Date Jul. 12, 1999, assigned to a common assignee.
US Referenced Citations (7)