Claims
- 1. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:providing a semiconductor substrate, the semiconductor having a trench formed therein; providing a pad oxide layer patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; oxidizing the semiconductor surface to form gate and capacitor oxide for MOSFET; depositing, doping and patterning polysilicon gates; providing gate sidewall isolation; forming diffusion regions for MOSFET source/drains; depositing and selectively forming salicide layers; depositing and forming interlevel dielectric insulating layers; patterning and etching contact holes to the source/drain P-N junction diffusion regions; depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes; thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said passivation cap layer in a partially recessed or semi-recessed trench isolation scheme, within a semiconductor substrate.
- 2. The method of claim 1, wherein passivating trench cap layer is deposited thick silicon nitride in a thickness from approximately 500 to 3,000 Angstroms.
- 3. The method of claim 1, comprising of the step of forming a P-N junction in the semiconductor substrate next to the sidewall of the trench, and wherein the prior step of forming a silicon nitride passivating trench cap layer, protects the P-N junction from the contact hole etching step.
- 4. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:providing a semiconductor substrate, single crystal silicon providing a trench formed therein; providing a pad oxide layer of silicon dioxide patterned on the surface of the semiconductor; providing a hard mask layer patterned on the surface of the semiconductor; filling the trench with a thick layer of insulator; planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer; etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench; etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place; depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation; planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide; oxidizing the silicon surface to form thermal silicon dioxide for gate and capacitor insulator for MOSFET; depositing, doping and patterning polysilicon gates; providing gate sidewall isolation; depositing and selectively forming salicide layers; depositing and forming interlevel dielectric insulating layers; patterning and etching contact holes to the source/drain P-N junction diffusion regions, with the silicon nitride trench cap layer protecting the corner region of the trench; depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes; thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said silicon nitride passivation cap layer in a partially recessed or semi-recessed silicon oxide trench isolation scheme, within a silicon semiconductor substrate.
- 5. The method of claim 4, wherein the process comprising of the formation of the passivating silicon nitride trench cap layer is compatible with complementary MOS (CMOS) transistors using both p- and n-type MOSFET gate channels.
RELATED PATENT APPLICATION
This is a division of patent application Ser. No. 09/351,240, filing date Jul. 12, 1999, now U.S. Pat. No. 6,297,126 A Silicon Nitride Capped Shallow Trench Isolation Method For Fabricating Sub-Micron Devices With Borderless Contacts, assigned to the same assignee as the present invention.
This application is related to Ser. No. 09/351,238 with Filing Date Jul. 12, 1999, assigned to a common assignee.
US Referenced Citations (9)