Silicon nitride light pipes for image sensors

Information

  • Patent Grant
  • 8890271
  • Patent Number
    8,890,271
  • Date Filed
    Monday, December 13, 2010
    14 years ago
  • Date Issued
    Tuesday, November 18, 2014
    10 years ago
Abstract
Various embodiments for etching of silicon nitride (SixNy) lightpipes, waveguides and pillars, fabricating photodiode elements, and integration of the silicon nitride elements with photodiode elements are described. The results show that the quantum efficiency of the photodetectors (PDs) can be increased using vertical silicon nitride vertical waveguides.
Description
FIELD

This application generally relates to semiconductor sensing devices and manufacturing, and in particular, silicon nitride light pipes for image sensors.


BACKGROUND

Recently, there has been an increasing trend toward the use of image sensors based on complementary metal oxide semiconductor (CMOS), rather than charged coupled device (CCD), technology. Advantages of CMOS image sensors include low power usage, compatibility with CMOS logic technology, permitting random access of image data, and circuit integration. In conventional CMOS image sensors, however, increasing circuit complexity may be detrimental to optical performance. As the number of metal interconnect layers increases, so does the distance between the microlenses and photodiodes, reducing light collection efficiency and increasing inter-pixel cross-talk.


Thus, an improved CMOS image sensor is desired.


SUMMARY

According to an embodiment, a method comprises: forming an etch mask on a silicon nitride layer provided on a wafer; and etching a sidewall in the silicon nitride layer to form a pillar. In some implementations, the pillar may be integrated with a photodiode element on the wafer.


According to an embodiment, an etched pillar consists of silicon nitride. The pillar may be configured as a lightpipe.


According to an embodiment, an image sensing device comprises: a photodetector element; and a pillar of silicon nitride formed on the photodetector element.


According to an embodiment, a method for fabricating a photodiode comprises: forming an etch mask on a silicon-on-insulator (SOI) wafer so as to define a region; etching the SOI wafer to form a trench at least partially around the region in an insulating layer of the SOI wafer, and depositing dopants in the region.


According to an embodiment, a device comprises: a photodiode formed on a silicon-on-insulator (SOI) wafer, wherein the photodiode is electrically isolated by the trench formed in an insulator layer of the SOI wafer.


Other features of one or more embodiments of this disclosure will seem apparent from the following detailed description, and accompanying drawings, and the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of the present disclosure will now be disclosed, by way of example only, with reference to the accompanying schematic drawings in which corresponding reference symbols indicate corresponding parts, in which:



FIG. 1 shows an optical microscope image of the mesa isolation step using trenches in the Si layer into the SiO2 isolation spacer over the Si substrate wafer.



FIG. 2 shows an optical microscope image of the photodetectors after n+ and p+ doping.



FIG. 3 shows an optical microscope image of the completed photodetectors after metallization.



FIG. 4 shows a scanning electron microscope (SEM) image of a cylindrical hole opened in a thick SIO2 layer.



FIG. 5 is a plot illustrating the etch rate of the silicon nitride as a function of the etchant gas ratio in the RIE plasma.



FIG. 6 is a plot illustrating the slope of the pillar walls etched with the horizontal plane as a function of the etchant gas ratio in the RIE plasma.



FIG. 7 shows a SEM image of silicon nitride pillars which are about 8.5 micron high.



FIG. 8 shows a SEM image of the silicon nitride pillars after the aluminum caps have been removed.



FIG. 9 shows a SEM image showing the polymer at the bottom surface sticking to the surface.



FIG. 10 is an isometric schematic of a completed device structure.



FIG. 11 shows current-voltage (I-V) characteristics of the fabricated photodetectors.



FIG. 12 shows a two-dimensional photocurrent scan of photodiodes having lightpipes.





DETAILED DESCRIPTION

In the following detailed description, reference is made to the accompanying drawings, which form a part thereof. In the drawings, similar symbols typically identify similar components, unless the context dictates otherwise. The illustrative embodiments described in the detail description, drawings, and claims are not meant to be limiting. Other embodiments may be utilized, and other changes may be made, without departing from the spirit or scope of the subject matter presented here.


This disclosure is drawn to, among other things, methods, apparatuses, systems, and devices relating to improving the performance of CMOS image sensors using vertical optical waveguides, known as light pipes.


Various embodiments for etching of silicon nitride lightpipes, optical waveguides and pillars, fabricating photodiode elements, and integration of the silicon nitride elements with photodiode elements are described. The results show that the quantum efficiency of the photodetectors (PDs) can be increased using vertical silicon nitride vertical waveguides.


A “light pipe,” as used herein, is an optical device for confining and transmitting electromagnetic radiation over its length. Light pipes may be used in solid state image sensor devices to confine and transmit electromagnetic radiation impinging thereupon to the photosensitive elements or other electromagnetic radiation detecting elements formed on an underlying substrate layer. The image sensor may be configured to detect electromagnetic radiation, such as infrared (IR), visible, and/or ultraviolet (UV) light. These structures may significantly improve the light collection efficiency and reduce the scattering and crosstalk losses in the dielectric layer. In one implementation, “light pipes” may be configured as vertical waveguides formed in the intermetal dielectric region between the microlenses and photodiodes of a CMOS image sensor, such as disclosed in U.S. Pat. No. 7,646,943, herein incorporated by reference in its entirety.


According to an embodiment, one or more features, such as pillars, may be formed in a silicon nitride layer to define one or more light pipes or other features. The silicon nitride layer may be formed upon a wafer or substrate, for example, comprised of crystalline silicon. Well-controlled shaped pillars with vertical sides walls may be fabricated.


Silicon nitride may have the general formula (SixNy). In some instances, the silicon nitride may have the formula (Si3N4).


The pillars may be circular in cross-section, although other shaped pillars are also possible. For example, the pillars may have a diameter of about 4 μm or more, and a height of about 8 μm or more. Pillars having smaller diameters and/or heights may also be fabricated, if desired.


The pillars may be fabricated by an etching process using an etch mask as a template or pattern using contact lithography. More specifically, the etch mask defines the sidewalls of the pillars, provides excellent dry etch resistance, and/or enables an easy lift-off process on the etch mask from the silicon nitride layer. Embodiments for fabricating features are disclosed herein which produce high aspect ratio pillars, having generally vertical and smooth sidewalls.


The term “aspect ratio,” as used herein, may be defined as the ratio of the height of a particular feature to its width (or diameter). For example, according to one or more embodiments, features may be produced having a high aspect ratio of at least about 3.0:1. The sidewalls of features be fabricated to have high verticality and smoothness, for instance, with each sidewall having a sidewall angle at least 70°, and more preferably greater than about 88°, and having a sidewall surface roughness (σRMS) of about a few nanometers (e.g., about 50 nm or less, or about 5 nm or less). As such, smooth, clean high aspect ratio features may be produced, which are substantially free of debris.


One exemplary method is discussed, below, for fabricating one or more photoreceptors according to an embodiment.


The one or more photodiodes may be in the form of lateral p-i-n structures. The starting substrate may be a silicon-on-insulator (SOI) wafer with a [100] crystal orientation. The SOI wafer may, for instance, be comprised of a top layer that is a P-type doped Si layer, 4 μm thick, lightly doped with a resistivity of 1000 ohm-cm; and insulator layer that is SiO2, 1 μm thick; and an underlying substrate that is a 500 μm thick [100] Si wafer.


A very thin Si3N4 layer, such as, for example, 40 nm in thickness, may be deposited on a silicon wafer for passivation. Alignment markers are defined using a reactive ion etching process. For instance the alignment markers may be in the form of trenches to a depth of approximately 4 μm. In this etching process, tetrafluoromethane (CF4) and argon (Ar) gases may be used as etching gases in RIE plasma processing.


In one or more of the lithography steps for the photodiode fabrication, discussed below, a Shipley 1813 photoresist with a thickness of approximately 1.3 μm, or a SU-8 photoresist with a thickness of 2 μm may be used. Of course, it will be appreciated that other photoresist types may be used.


The photoresist is then exposed to a pattern using contact lithography. The pattern defines the features which are to be subsequently formed. The photoresist patterning may be performed using vacuum contact or hard contact lithography, or other patterning process. For example, a resolution of approximately 1 μm can be obtained by vacuum contact machine (such as, for example, Karluss MJB3 and MJB4 mask aligner system). For high resolution lithography, a 1 inch square sample size may be used to make sure that the mask surface is parallel to the sample surface.


In a second mask step, feature (mesa) isolation may be performed by etching patterns around what will be the photodiode. This may be performed, for instance, using SU8 2002 resist by etching 4.2 μm deep which is in the middle of the SiO2 layer. This step electrically separates adjacent photodiodes. The etch depth may be selected to ensure that the etched features penetrate into the SiO2 layer. To ensure that the SU8 resist can readily be removed, MicroChem Corp. OmniCoat™ resist may be used.



FIG. 1 shows an optical microscope image of the mesa isolation step using trenches in the Si layer into the SiO2 isolation spacer over the Si substrate wafer. The width of the middle mesa is 4 μm.


The inventors have found that for bake temperature of 100° C., it can be very difficult to lift off the SU8 resist. In order to solve this problem, oxygen plasma may be used in a reactive-ion etching process (RIE) followed by a HF dip to remove any oxide formed during the oxygen plasma process.


Next, p+ and n+ type doped regions may be formed by a diffusion process. This process may be performed, for instance, in a furnace heated at a temperature of greater than 900° C., using SiO2 and silicon nitride masks. For example, an industrial furnace manufactured by Lindberg/MPH may be used.


In some implementations, borosilica and phosphorosilica dopant sources, for example, can be used as p− and n−type dopants, respectively. The fabrication process is as follows.


First, a thin silicon nitride layer may be deposited to be used as a dopant mask. The silicon nitride layer may be 100 nm in thickness. N+ doping regions may be defined by lithography. This may be performed, for example, by patterning a Shipley S1813 resist. The resist may be spun-on with a spin rate of be about 4,000 revolutions per minute (rpm) and have a bake temperature of 115° C. for 1 min.


The Si3N4 layer then may be etched by a RIE etching machine (such as, manufactured by Nexx Systems) to define the dopant regions. During the process, about 0.1 μm of the underlying silicon layer is also etched.


Afterwards, the dopant may be applied. For instance, a spin on doping method may be used for applying the n+ dopant. The wafer covered with Si3N4 can be spun with the borosilica solution and baked at 200° C. for 15 minutes. In one example, wafers to doped may be placed on a plain Si wafer, and then the wafer with doping material on top can be placed on top of the wafers, with spacer wafers between the two Si wafers. This arrangement may then be placed into the furnace, heated at about 950° C. for 15 minutes. Then the wafers can be taken out of the oven and the top Si wafer removed. The remaining structures may be further annealed for approximately 15 minutes more. Subsequently, the wafers can be cleaned in a diluted solution, such as hydrofluoric acid (HF), to remove any borosilicate glass which may have formed on the silicon surface while it is in the furnace.


This doping procedure may be repeated for the n−type dopant using a phosphorosilica solution in an analogous manner.



FIG. 2 shows an optical microscope image of the photodetectors after the n+ and p+ doping process steps via diffusion. The distance between the electrodes is 5 μm.


A variety of photodiode structures can be formed, for example, having active region diameters ranging from about 2 to 5 μm. Electrical connections to the photodiodes can then be defined. In one implementation this may be performed by lithography, followed by metal evaporation (100 Å/500 Å: Cr/Au) and lift-off in acetone (or other solvent) with ultrasonic agitation for about one minute.



FIG. 3 shows an optical microscope image of completed photodetectors after metallization with thermal evaporation of aluminum. The symbols on the right side of the images are for identification of structure. Thermal annealing of the metallization may be carried out at 450° C. for 40 seconds in a furnace in order to obtain ohmic contacts.


One exemplary method is discussed, below, for fabricating one or more silicon nitride pillars and integration the pillars with photodetectors according to an embodiment.


A waveguide core is silicon nitride, and the surround cladding material may be silicon dioxide. To form this structure, one could deposit a layer of silicon dioxide, etch a cylindrical hole into it, and the deposit SixNy to fill the hole. This approach has been previously demonstrated and found successful. See, e.g., W. N. Ye, P. Duane, M. Wober, K. B. Crozier, “Fabrication Techniques of High Aspect Ratio Vertical Lightpipes Using a Dielectric Photo Mask”, Proc. SPIE, 7591, 75910D-75910D-8, 2010, herein incorporated by reference in its entirety. This process, though, imposes stringent requirements on the silicon nitride deposition step being extremely conformal.



FIG. 4 shows a scanning electron microscope (SEM) image of a cylindrical hole opened in thick SIO2 layer into which silicon nitride is deposited. The figure shows the non-conformal deposition of silicon nitride leaving a “keyhole-shape” feature in the pipe region closing the mouth of the hole. This configuration was not found practical.


In an embodiment, a method for fabricating one or more silicon nitride pillar light pipes with a light blocking aluminum (Al) shadow layer underneath is described.


First, a thin layer of silicon nitride (e.g., 100 nm) may be deposited on top of one or more photodetector elements (which have been previously fabricated as discussed above). This prevents shorting of the photodiodes from metal films later deposited on the device. This step should be performed very carefully so as to not form any defects or voids (such as “pin holes”), because these defects can lead to short circuits when they coincide with the interconnects and the aluminum shadow layer. In some instances, applying the metallization layer in multiple layers may ameliorate this problem.


Next, a blocking region may be defined with lithography on the region around what is to become a pillar, which will block the light which is incident on the detector around the pillar. For example, 70 nm of aluminum metal or 70 nm of chromium metal may be deposited and then lifted off to define a shadow mask.


A layer of silicon nitride is then deposited. In one implementation, 8 μm of silicon nitride may be deposited on the thin layer of SixNy (e.g. Si3N4) previously applied to the photodetectors. In one implementation, the silicon nitride may be deposited using a PECVD process.


Next, an etch mask may be deposited over the silicon nitride. For instance, about 500 Å of aluminum may be deposited as an etch mask to define the shape and size of the pillar (e.g., a 5 μm diameter silicon nitride cylindrical pillar). Other shapes and sizes for the pillars are also possible. The etch mask may be applied using a thermal evaporator.


An etching process is then performed to form one or more pillars in the silicon nitride layer. For example, reactive ion etching (RIE) technology may be employed. In one implementation, a RIE tool manufactured by Surface Technology Systems might be used for performing the etching.


In order to etch the silicon nitride, one or more etching gases can be introduced into the RIE chamber to provide to provide vertical sidewall etching of the silicon nitride. In one embodiment, a mixture of sulfur hexafluoride (SF6), octafluorocyclobutane (C4F8) and oxygen (O2) gases, can be used.


The SF6 gas is responsible for the isotropic etching. It also increases the SixNy etch rate and the roughness of the pillar sidewalls and of the bottom surface. The C4F8 gas is responsible for the formation of polymers and it enhances the smoothness of the sidewalls and the bottom surface (although, it may decrease the etch rate to some extent). It also promotes the anisotropic etching in the SixNy layer.


The O2 gas is added to help remove polymers that may be formed during the etching process on the sidewalls of the pillars. The polymer forms during the etching process and should be removed since it can cause micro-masking (which is not repairable). Moreover, the polymer severely increases the roughness at the bottom surface of the silicon nitride layer.


The inventors have determined that the etch rate depends on a number of factors, such as, for example, the diameter of the pillars, the distance between the pillars, gases used, flow rates of the gases and the pressure in the etching chamber, the coil and radio-frequency (RF) powers, etc.


The inventors performed “design of experiments,” using a commercial software package, Sentaurus Technology Computer-Aided Design (TCAD), produced by Synopsys Inc. This technique helps plan and conduct experiments and analyze the resulting data so that valid and objective conclusions can be obtained. The goals of the experiments were to ensure (1) a high selectivity (i.e., the rate at which the silicon nitride layer is etched relative to the etch mask); and (2) a high etch rate of the silicon nitride layer; and (3) high verticality of the sidewalls of the features.


In particular, the inventors conducted various experimental to find a balance of the etching gases, e.g., C4F8 and SF6, to achieve vertical silicon nitride pillars.


For gas ratios (C4F8/SF6) larger than 1.0, a C4F8 gas flow of 150 sccm is used. For gas ratios smaller than 1.0, an SF6 gas flow of 130 sccm is used. Chamber pressure is 10 mTorr, the coil power is 1200 Watts, and the platen power is 12 Watts in the RIE system.



FIG. 5 is a plot illustrating the etch rate of the silicon nitride as a function of the etchant gas ratio in the RIE plasma. The plot shows that, as the ratio of the C4F8 to SF6 gases increases, there is a general decline in the etch rate of the silicon nitride.



FIG. 6 is a plot illustrating the slope of the pillar walls etched with the horizontal plane as a function of the etchant gas ratio in the RIE plasma. The plot shows the gas ratio versus the angle of the nitride pillar walls make with the horizontal plane. Between a ratio of about 1.5 to 2.5 of the C4F8 to SF6 gases, there is a large ramp-up in the angle of the pillars, to more than 88°.


Once etching is completed, the pillars may be subjected to plasma for cleaning the pillar. In one implementation, a O2 plasma can be applied for about 0.5 hours. The diameter of the initial pillars may be selected to produce the final desired pillar diameter because of the under etch during the process.



FIG. 7 shows a SEM image of SixNy pillars which are about 8.5 μm in height. The etching may be performed using a RIE system from Surface Technology Systems PLC using an optimized recipe for vertical sidewalls and smooth side wall surfaces.


The aluminum caps may be removed using an aluminum etcher or hydrofluoric acid (HF) with a wet etching technique. And, an O2 plasma cleaning may further be applied.



FIG. 8 shows a SEM image of the silicon nitride pillars after the aluminum caps on top have been removed.



FIG. 9 shows a SEM image showing the polymer at the bottom surface sticking to the surface which can be removed with ultrasound and O2 plasma cleaning process. As shown in FIG. 9, the silicon nitride pillar has a diameter of about 4 μm and the height of about 8.3 μm. It took approximately 2 hours of etching time to produce this diameter. The photomask used to etch the 4 μm pillar was sized 5 μm so that there is a 0.5 μm etching radius in the inward direction.


As can be seen, there are a number of voids (about 100 nm in size) at the bottom surface in the silicon nitride layer. These voids can be very problematic in a subsequent metallization step (because they have the potential to short the photodetectors underneath silicon nitride light-pipes).


To protect the top surface of the pillars, borophosphosilicate glass (BPSG) layer or other glass material (e.g., a 10 μm thick) may be deposited over the silicon nitride pillars. And, a chemical mechanical planarization (CMP) polishing process may be performed to planarize the device surface. Areas to be opened for forming metal interconnect pads may be defined by a subsequent photolithography procedure. In addition, the SiO2 layer may be etched using wet etching technique, e.g., with HF acid.



FIG. 10 shows an isometric view of an exemplary image sensor device formed in accordance with an embodiment.


The image sensor device may include an one or more photodetector elements formed (one shown) on a silicon substrate. It will be appreciated that generally such devices will be fabricated to have in excess of 1 million photodiodes, in a (Cartesian) square grid. Each photodiode forms a pixel for the image sensor device.


The silicon nitride lightpipe may have a circular cross-section. A SiO2 layer may be formed around the lightpipe to provide a monolith structure.


The inventors conducted performance testing on various exemplary devices fabricated according to various embodiment disclosed herein. Some of the devices fabricated were then wire-bonded for optical and electrical characterization measurements. The inventors measured the dark and photocurrent performance of the Si-based photodetectors.



FIG. 11 shows current-voltage (I-V) characteristics of the fabricated PDs. As shown in the figure, the photodetectors achieve photocurrent to dark current ratio of greater than 3×104 for bias voltage close to zero. The dark current is on the order of a few pico-amps at 0V bias voltage and photocurrent of on the order of 10 nAmps for the microscope illumination.


To characterize the light pipe structures with integrated photodiodes, photocurrent measurements were conducted using illumination from a near-field scanning optical microscopy (NSOM) tip.



FIG. 12 shows a two-dimensional (2D) photocurrent scan of the photodiodes with lightpipes in an earlier attempt by the inventors to fabricate silicon nitride light pipes having keyhole features in them. (See FIG. 4). However, this shape was found to deteriorate external quantum efficiency enhancement.


To characterize the fabricated photodiodes, a Keithley low level current electrometer system may be used for current-voltage measurements along with the optical setup. Based on preliminary results, the inventors believe that more than a 200 percent increase in quantum efficiency is expected for wavelengths of 550 nm with this lightpipe structure compared to conventional photodiodes without lightpipes.


The results described herein successfully demonstrate fabrication of lightpipes which are completely fabricated of silicon nitride (Si3N4) material. In some implementations, one or more silicon nitride lightpipes may be integrated with silicon based photodetectors. Due to the high refractive index of the silicon nitride, lightpipe pillars fabricated from silicon nitride, provide increased quantum efficiency as well as decreased cross talk in the closely packed photodetector arrays in the image sensors.


The foregoing detailed description has set forth various embodiments of the devices and/or processes by the use of diagrams, flowcharts, and/or examples. Insofar as such diagrams, flowcharts, and/or examples contain one or more functions and/or operations, it will be understood by those within the art that each function and/or operation within such diagrams, flowcharts, or examples can be implemented, individually and/or collectively, by a wide range of hardware, software, firmware, or virtually any combination thereof.


Those skilled in the art will recognize that it is common within the art to describe devices and/or processes in the fashion set forth herein, and thereafter use engineering practices to integrate such described devices and/or processes into data processing systems. That is, at least a portion of the devices and/or processes described herein can be integrated into a data processing system via a reasonable amount of experimentation.


In one embodiment, several portions of the subject matter described herein may be implemented by a control system, such as Application Specific Integrated Circuits (ASICs), Field Programmable Gate Arrays (FPGAs), digital signal processors (DSPs), or other integrated formats. However, those skilled in the art will recognize that some aspects of the embodiments disclosed herein, in whole or in part, can be equivalently implemented in integrated circuits, as one or more computer programs having computer-executable instructions or code running on one or more computers (e.g., as one or more programs running on one or more computer systems), as one or more programs running on one or more processors (e.g., as one or more programs running on one or more microprocessors), as firmware, or as virtually any combination thereof, and that designing the circuitry and/or writing the code for the software and or firmware would be well within the skill of one of skill in the art in light of this disclosure. In addition, those skilled in the art will appreciate that the mechanisms of the subject matter described herein are capable of being distributed as a program product in a variety of forms, and that an illustrative embodiment of the subject matter described herein applies regardless of the particular type of computer-readable medium used to actually carry out the distribution.


Those skilled in the art will recognize that it is common within the art to describe devices and/or processes in the fashion set forth herein, and thereafter use engineering practices to integrate such described devices and/or processes into data processing systems. That is, at least a portion of the devices and/or processes described herein can be integrated into a data processing system via a reasonable amount of experimentation.


The herein described subject matter sometimes illustrates different components contained within, or connected with, different other components. It is to be understood that such depicted architectures are merely exemplary, and that in fact many other architectures can be implemented which achieve the same functionality. In a conceptual sense, any arrangement of components to achieve the same functionality is effectively “associated” such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular functionality can be seen as “associated with” each other such that the desired functionality is achieved, irrespective of architectures or intermediate components.


With respect to the use of substantially any plural and/or singular terms herein, those having skill in the art can translate from the plural to the singular and/or from the singular to the plural as is appropriate to the context and/or application. The various singular/plural permutations may be expressly set forth herein for sake of clarity.


All references, including but not limited to patents, patent applications, and non-patent literature are hereby incorporated by reference herein in their entirety.


While various aspects and embodiments have been disclosed herein, other aspects and embodiments will be apparent to those skilled in the art. The various aspects and embodiments disclosed herein are for purposes of illustration and are not intended to be limiting, with the true scope and spirit being indicated by the following claims.

Claims
  • 1. A method comprising: forming an etch mask on a silicon nitride layer provided on a wafer; andforming a pillar with an aspect ratio of 3 or more, by etching a sidewall in the silicon nitride layer;depositing a glass layer on top of the pillar; forming a photodiode element on the wafer; and applying the silicon nitride layer on top of the photodiode element; wherein the wafer is a silicon-on-insulator (SOI) wafer in [100] crystal orientation; wherein forming the photodiode element on the wafer comprises etching the wafer around the region which is to become the photodiode element so as to electrically isolate the photodiode element.
  • 2. The method according to claim 1, wherein the diameter of the pillar is about 4 μm or more.
  • 3. The method according to claim 1, wherein the height of the pillar is about 8 μm or more.
  • 4. The method according to claim 1, wherein the cross-sectional shape of the pillar is substantially circular.
  • 5. The method according to claim 1, wherein the pillar has a sidewall angle of about at least 88 °.
  • 6. The method according to claim 1, wherein the pillar has a sidewall surface roughness (σRMS) of about 50 nm or less.
  • 7. The method according to claim 1, wherein the silicon nitride has a chemical formula of SixNy.
  • 8. The method according to claim 7, wherein the chemical formula is Si3N4.
  • 9. The method according to claim 1, wherein the etch mask is sized larger than the pillar so as to provide an etching radius.
  • 10. The method according to claim 9, wherein the etching radius is about 0.5 μm in the radial inward direction.
  • 11. The method according to claim 1, wherein the etching comprises reactive ion etching (RIE) including flowing one or more gases to form a pattern in the etch mask.
  • 12. The method according to claim 11, wherein flowing the one or more gases comprises flowing: SF6 gas for isotropically etching the silicon nitride; andC4F8 gas for anisotropically etching the silicon nitride.
  • 13. The method according to claim 12, further comprising flowing O2 gas for removing polymer deposits on the silicon nitride that are formed during the etching process.
  • 14. The method according to claim 12, wherein the etch ratio of the silicon nitride is between about 2 to 11 μm/hour.
  • 15. The method according to claim 12, wherein the ratio of the C4F8 to SF6 gases is between about 0 to 3.0.
  • 16. The method according to claim 1, further comprising: forming a metal blocking layer around the pillar.
  • 17. The method according to claim 1, further comprising: forming a silicon nitride passivation layer on the SOI wafer.
  • 18. The method according to claim 1, wherein forming the photodiode element on the wafer comprises: defining p+ and n+ doping regions on the wafer.
  • 19. A device comprising: a photodetector; a silicon nitride passivation layer directly on the photodetector; a pillar of silicon nitride, configured as a light pipe, directly on the silicon nitride passivation layer; a SiO2 layer around the pillar; and a light blocking layer directly on the silicon nitride passivation layer, under the SiO2 layer and around the pillar, the light blocking layer configured to block light not transmitted through the pillar from reaching the photodetector.
  • 20. A method for fabricating a photodiode comprising: forming an etch mask on a silicon-on-insulator (SOI) wafer so as to define a region;etching the SOI wafer to form a trench at least partially around the region in an insulating layer of the SOI wafer,depositing dopants in the region,depositing a silicon nitride layer on the SOI wafer, andetching a pillar of silicon nitride on the region from the silicon nitride layer.
  • 21. The method according to claim 20, wherein the trench is about 4 μm.
  • 22. The method according to claim 21, wherein the SOI wafer is in the [100] crystal orientation.
  • 23. The device of claim 19, wherein the photodectector is formed on a silicon-on-insulator (SOI) wafer and, is electrically isolated by the trench formed in an insulator layer of the SOI wafer.
  • 24. The device according to claim 23, wherein the SOI wafer is in the [100] crystal orientation.
  • 25. The method of claim 1, wherein the pillar is essentially vertical to the wafer.
  • 26. The device of claim 19, wherein the pillar is essentially vertical to a wafer.
  • 27. The method of claim 20, wherein the pillar is essentially vertical to the SOI wafer.
  • 28. The device of claim 19, wherein the pillar has an aspect ratio of 3 or more.
DOMESTIC PRIORITY INFORMATION

This application claims the benefit of U.S. Provisional Application No. 61/360,421, filed on Jun. 30, 2010, which is hereby incorporated by reference as if fully set forth herein. This application is related to U.S. patent application Ser. Nos. 12/204,686 (granted as U.S. Pat. No. 7,646,943), 12/648,942, 12/270,233, 12/472,264, 12/472,271, 12/478,598, 12/573,582, 12/575,221, 12/633,323, 12/633,318, 12/633,313, 12/633,305, 12/621,497, 12/633,297, 61/266,064, 61/357,429, 61/306,421, 61/306,421, 12/910,664 and 12/910664, the disclosures of which are hereby incorporated by reference in their entirety.

US Referenced Citations (409)
Number Name Date Kind
1918848 Land Apr 1929 A
3903427 Pack Sep 1975 A
4017332 James Apr 1977 A
4357415 Hartman Nov 1982 A
4387265 Dalal Jun 1983 A
4400221 Rahilly Aug 1983 A
4443890 Eumurian Apr 1984 A
4513168 Borden Apr 1985 A
4620237 Traino Oct 1986 A
4678772 Segal et al. Jul 1987 A
4827335 Saito May 1989 A
4846556 Haneda Jul 1989 A
4880613 Satoh Nov 1989 A
4896941 Hayashi Jan 1990 A
4950625 Nakashima Aug 1990 A
4971928 Fuller Nov 1990 A
4972244 Buffet Nov 1990 A
5096520 Faris Mar 1992 A
5124543 Kawashima Jun 1992 A
5247349 Olego Sep 1993 A
5272518 Vincent Dec 1993 A
5311047 Chang May 1994 A
5347147 Jones Sep 1994 A
5362972 Yazawa Nov 1994 A
5374841 Goodwin Dec 1994 A
5401968 Cox Mar 1995 A
5449626 Hezel Sep 1995 A
5468652 Gee Nov 1995 A
5602661 Schadt Feb 1997 A
5612780 Rickenbach Mar 1997 A
5671914 Kalkhoran Sep 1997 A
5696863 Kleinerman Dec 1997 A
5723945 Schermerhorn Mar 1998 A
5747796 Heard May 1998 A
5767507 Unlu Jun 1998 A
5798535 Huang Aug 1998 A
5844290 Furumiya Dec 1998 A
5853446 Carre Dec 1998 A
5857053 Kane Jan 1999 A
5877492 Fujieda et al. Mar 1999 A
5880495 Chen Mar 1999 A
5885881 Ojha Mar 1999 A
5900623 Tsang et al. May 1999 A
5943463 Unuma Aug 1999 A
5968528 Deckner et al. Oct 1999 A
6033582 Lee Mar 2000 A
6037243 Ha et al. Mar 2000 A
6046466 Ishida et al. Apr 2000 A
6074892 Bowers et al. Jun 2000 A
6100551 Lee Aug 2000 A
6270548 Campbell Aug 2001 B1
6301420 Greenaway Oct 2001 B1
6326649 Chang Dec 2001 B1
6388243 Berezin May 2002 B1
6388648 Clifton May 2002 B1
6407439 Hier Jun 2002 B1
6459034 Muramoto et al. Oct 2002 B2
6463204 Ati Oct 2002 B1
6542231 Garrett Apr 2003 B1
6563995 Kane May 2003 B2
6566723 Vook May 2003 B1
6680216 Kwasnick et al. Jan 2004 B2
6709929 Zhang Mar 2004 B2
6720594 Rahn Apr 2004 B2
6771314 Bawolek Aug 2004 B1
6805139 Savas Oct 2004 B1
6812473 Amemiya Nov 2004 B1
6904187 Fischer et al. Jun 2005 B2
6927145 Yang Aug 2005 B1
6960526 Shah Nov 2005 B1
6967120 Jang Nov 2005 B2
6969899 Yaung Nov 2005 B2
6987258 Mates Jan 2006 B2
6996147 Majumdar Feb 2006 B2
7052927 Fletcher May 2006 B1
7064372 Duan Jun 2006 B2
7105428 Pan Sep 2006 B2
7106938 Baek et al. Sep 2006 B2
7109517 Zaidi Sep 2006 B2
7153720 Augusto Dec 2006 B2
7163659 Stasiak Jan 2007 B2
7208783 Palsule Apr 2007 B2
7230286 Cohen Jun 2007 B2
7235475 Kamins Jun 2007 B2
7241434 Anthony Jul 2007 B2
7254151 Lieber Aug 2007 B2
7262400 Yaung Aug 2007 B2
7265328 Mouli Sep 2007 B2
7272287 Bise Sep 2007 B2
7285812 Tang et al. Oct 2007 B2
7306963 Linden Dec 2007 B2
7307327 Bahl Dec 2007 B2
7311889 Awano Dec 2007 B2
7330404 Peng Feb 2008 B2
7335962 Mouli Feb 2008 B2
7336860 Cyr Feb 2008 B2
7358583 Reznik et al. Apr 2008 B2
7381966 Starikov Jun 2008 B2
7416911 Heath Aug 2008 B2
7446025 Cohen Nov 2008 B2
7462774 Roscheisen Dec 2008 B2
7471428 Ohara Dec 2008 B2
7491269 Legagneux Feb 2009 B2
7507293 Li Mar 2009 B2
7521322 Tang et al. Apr 2009 B2
7524694 Adkisson Apr 2009 B2
7582587 Gruev Sep 2009 B2
7582857 Gruev et al. Sep 2009 B2
7598482 Verhulst Oct 2009 B1
7622367 Nuzzo Nov 2009 B1
7626685 Jin Dec 2009 B2
7646138 Williams Jan 2010 B2
7646943 Wober Jan 2010 B1
7647695 MacNutt Jan 2010 B2
7649665 Kempa Jan 2010 B2
7655860 Parsons Feb 2010 B2
7663202 Wang et al. Feb 2010 B2
7692860 Sato et al. Apr 2010 B2
7704806 Chae Apr 2010 B2
7713779 Firon May 2010 B2
7719678 Kamins May 2010 B2
7719688 Kamins May 2010 B2
7732769 Snider Jun 2010 B2
7732839 Sebe Jun 2010 B2
7736954 Hussain Jun 2010 B2
7740824 Godfried Jun 2010 B2
7790495 Assefa et al. Sep 2010 B2
7888155 Chen Feb 2011 B2
7948555 Kwon et al. May 2011 B2
8030729 Quitoriano Oct 2011 B2
8035184 Dutta et al. Oct 2011 B1
8049203 Samuelson Nov 2011 B2
8063450 Wernersson et al. Nov 2011 B2
8067299 Samuelson Nov 2011 B2
8084728 Tsang Dec 2011 B2
8093675 Tsunemi et al. Jan 2012 B2
8118170 Sato Feb 2012 B2
8143658 Samuelson Mar 2012 B2
8193524 Bjoerk Jun 2012 B2
8208776 Tokushima Jun 2012 B2
8212136 Landis Jul 2012 B2
8212138 Landis Jul 2012 B2
8222705 Ogino et al. Jul 2012 B2
8242353 Karg Aug 2012 B2
8269985 Wober Sep 2012 B2
8274039 Wober Sep 2012 B2
8299472 Yu et al. Oct 2012 B2
8330090 Agarwal Dec 2012 B2
8384007 Yu et al. Feb 2013 B2
8455857 Samuelson Jun 2013 B2
8471190 Wober et al. Jun 2013 B2
8546742 Wober Oct 2013 B2
20020020846 Pi et al. Feb 2002 A1
20020021879 Lee et al. Feb 2002 A1
20020104821 Bazylenko Aug 2002 A1
20020109082 Nakayama Aug 2002 A1
20020130311 Lieber Sep 2002 A1
20020172820 Majumdar Nov 2002 A1
20030003300 Korgel Jan 2003 A1
20030006363 Campbell Jan 2003 A1
20030077907 Kao et al. Apr 2003 A1
20030089899 Lieber May 2003 A1
20030103744 Koyama Jun 2003 A1
20030132480 Chau Jul 2003 A1
20030189202 Li Oct 2003 A1
20030227090 Okabe Dec 2003 A1
20040026684 Empedocles Feb 2004 A1
20040058058 Shchegolikhin Mar 2004 A1
20040065362 Watabe Apr 2004 A1
20040075464 Samuelson Apr 2004 A1
20040095658 Buretea May 2004 A1
20040109666 Kim Jun 2004 A1
20040114847 Fischer et al. Jun 2004 A1
20040118337 Mizutani Jun 2004 A1
20040118377 Bloms Jun 2004 A1
20040122328 Wang Jun 2004 A1
20040124366 Zeng Jul 2004 A1
20040155247 Benthien Aug 2004 A1
20040156610 Charlton et al. Aug 2004 A1
20040180461 Yaung Sep 2004 A1
20040213307 Lieber Oct 2004 A1
20040217086 Kawashima Nov 2004 A1
20040223681 Block Nov 2004 A1
20040241965 Merritt Dec 2004 A1
20040252957 Schmidt et al. Dec 2004 A1
20040261840 Schmit Dec 2004 A1
20050009224 Yang Jan 2005 A1
20050082676 Andry Apr 2005 A1
20050087601 Gerst, III Apr 2005 A1
20050095699 Miyauchi et al. May 2005 A1
20050116271 Kato Jun 2005 A1
20050133476 Islam Jun 2005 A1
20050161662 Majumdar Jul 2005 A1
20050164514 Rauf Jul 2005 A1
20050190453 Dobashi Sep 2005 A1
20050201704 Ellwood Sep 2005 A1
20050218468 Owen Oct 2005 A1
20050242409 Yang Nov 2005 A1
20050284517 Shinohara Dec 2005 A1
20060011362 Tao Jan 2006 A1
20060038990 Habib et al. Feb 2006 A1
20060113622 Adkisson Jun 2006 A1
20060115230 Komoguchi et al. Jun 2006 A1
20060121371 Wu Jun 2006 A1
20060146323 Bratkovski Jul 2006 A1
20060162766 Gee Jul 2006 A1
20060260674 Tran Nov 2006 A1
20060273262 Sayag Dec 2006 A1
20060273389 Cohen Dec 2006 A1
20060284118 Asmussen Dec 2006 A1
20070012980 Duan Jan 2007 A1
20070012985 Stumbo Jan 2007 A1
20070023799 Boettiger Feb 2007 A1
20070025504 Tumer Feb 2007 A1
20070029545 Striakhilev Feb 2007 A1
20070052050 Dierickx Mar 2007 A1
20070076481 Tennant Apr 2007 A1
20070082255 Sun Apr 2007 A1
20070099292 Miller May 2007 A1
20070104441 Ahn et al. May 2007 A1
20070108371 Stevens May 2007 A1
20070114622 Adkisson May 2007 A1
20070120254 Hurkx et al. May 2007 A1
20070126037 Ikeda Jun 2007 A1
20070137697 Kempa Jun 2007 A1
20070138376 Naughton Jun 2007 A1
20070138380 Adkisson et al. Jun 2007 A1
20070138459 Wong Jun 2007 A1
20070139740 Igura Jun 2007 A1
20070140638 Yang Jun 2007 A1
20070145512 Rhodes Jun 2007 A1
20070148599 True Jun 2007 A1
20070152248 Choi Jul 2007 A1
20070155025 Zhang Jul 2007 A1
20070164270 Majumdar Jul 2007 A1
20070170418 Bowers Jul 2007 A1
20070172623 Kresse Jul 2007 A1
20070187787 Ackerson et al. Aug 2007 A1
20070196239 Vink Aug 2007 A1
20070200054 Reznik Aug 2007 A1
20070205483 Williams Sep 2007 A1
20070217754 Sasaki Sep 2007 A1
20070228421 Shioya et al. Oct 2007 A1
20070238265 Kurashina Oct 2007 A1
20070238285 Borden Oct 2007 A1
20070241260 Jaeger Oct 2007 A1
20070246689 Ge Oct 2007 A1
20070248958 Jovanovich Oct 2007 A1
20070272828 Xu Nov 2007 A1
20070285378 Lankhorst Dec 2007 A1
20070290193 Tucker Dec 2007 A1
20070290265 Augusto et al. Dec 2007 A1
20080001498 Muller Jan 2008 A1
20080029701 Onozawa Feb 2008 A1
20080036038 Hersee et al. Feb 2008 A1
20080044984 Hsieh Feb 2008 A1
20080047601 Nag Feb 2008 A1
20080047604 Korevaar et al. Feb 2008 A1
20080055451 Kanbe Mar 2008 A1
20080065451 For Mar 2008 A1
20080073742 Adkisson Mar 2008 A1
20080079022 Yamamoto Apr 2008 A1
20080079076 Sheen Apr 2008 A1
20080083963 Hsu et al. Apr 2008 A1
20080088014 Adkisson Apr 2008 A1
20080090401 Bratkovski Apr 2008 A1
20080092938 Majumdar Apr 2008 A1
20080096308 Santori Apr 2008 A1
20080108170 Adkisson May 2008 A1
20080116537 Adkisson May 2008 A1
20080128760 Jun Jun 2008 A1
20080145965 Reznik et al. Jun 2008 A1
20080149914 Samuelson et al. Jun 2008 A1
20080149944 Samuelson et al. Jun 2008 A1
20080157253 Starikov Jul 2008 A1
20080166883 Liu et al. Jul 2008 A1
20080169017 Korevaar Jul 2008 A1
20080169019 Korevaar Jul 2008 A1
20080173615 Kim Jul 2008 A1
20080188029 Rhodes Aug 2008 A1
20080191278 Maekawa Aug 2008 A1
20080191298 Lin Aug 2008 A1
20080211945 Hong Sep 2008 A1
20080218740 Williams Sep 2008 A1
20080224115 Bakkers Sep 2008 A1
20080225140 Raynor Sep 2008 A1
20080233280 Blanchet Sep 2008 A1
20080237568 Kobayashi Oct 2008 A1
20080246020 Kawashima Oct 2008 A1
20080246123 Kamins Oct 2008 A1
20080248304 Hanrath Oct 2008 A1
20080251780 Li Oct 2008 A1
20080258747 Kluth Oct 2008 A1
20080260225 Szu Oct 2008 A1
20080266556 Kamins Oct 2008 A1
20080277646 Kim Nov 2008 A1
20080283728 Inoue Nov 2008 A1
20080283883 Shim Nov 2008 A1
20080297281 Ayazi Dec 2008 A1
20080311693 Maxwell Dec 2008 A1
20080311712 Anwat et al. Dec 2008 A1
20090001498 Wang Jan 2009 A1
20090020150 Atwater Jan 2009 A1
20090032687 Lapstun Feb 2009 A1
20090046362 Guo Feb 2009 A1
20090046749 Mizuuchi Feb 2009 A1
20090050204 Habib Feb 2009 A1
20090057650 Lieber Mar 2009 A1
20090072145 Peczalski Mar 2009 A1
20090121136 Gruss May 2009 A1
20090127442 Lee May 2009 A1
20090146198 Joe Jun 2009 A1
20090151782 Ko Jun 2009 A1
20090152664 Klem Jun 2009 A1
20090153961 Murakami et al. Jun 2009 A1
20090165844 Dutta Jul 2009 A1
20090173976 Augusto Jul 2009 A1
20090179225 Fertig et al. Jul 2009 A1
20090179289 Park Jul 2009 A1
20090188552 Wang Jul 2009 A1
20090189144 Quitoriano Jul 2009 A1
20090189145 Want et al. Jul 2009 A1
20090199597 Danley Aug 2009 A1
20090201400 Zhang et al. Aug 2009 A1
20090206405 Doyle et al. Aug 2009 A1
20090224245 Umezaki Sep 2009 A1
20090224349 Gambino Sep 2009 A1
20090230039 Hoenig Sep 2009 A1
20090233445 Lee Sep 2009 A1
20090243016 Kawahara et al. Oct 2009 A1
20090244514 Jin Oct 2009 A1
20090260687 Park Oct 2009 A1
20090261438 Choi Oct 2009 A1
20090266418 Hu Oct 2009 A1
20090266974 Verhulst Oct 2009 A1
20090272423 Niira Nov 2009 A1
20090278998 El-Ghoroury et al. Nov 2009 A1
20090289320 Cohen Nov 2009 A1
20090305454 Cohen Dec 2009 A1
20100006817 Ohlsson et al. Jan 2010 A1
20100019252 Bratkovski et al. Jan 2010 A1
20100019296 Cha Jan 2010 A1
20100019355 Kamins Jan 2010 A1
20100090341 Wan Apr 2010 A1
20100101633 Park Apr 2010 A1
20100104494 Meng Apr 2010 A1
20100110433 Nedelcu et al. May 2010 A1
20100116976 Wober May 2010 A1
20100127153 Agarwal May 2010 A1
20100132779 Hong Jun 2010 A1
20100133986 Kim et al. Jun 2010 A1
20100136721 Song Jun 2010 A1
20100148221 Yu Jun 2010 A1
20100163714 Wober Jul 2010 A1
20100163941 Jung Jul 2010 A1
20100178018 Augusto Jul 2010 A1
20100186809 Samuelson Jul 2010 A1
20100187404 Klem Jul 2010 A1
20100200065 Choi Aug 2010 A1
20100207103 Farrow Aug 2010 A1
20100218816 Guha Sep 2010 A1
20100229939 Shen Sep 2010 A1
20100230653 Chen Sep 2010 A1
20100237454 Fujisawa Sep 2010 A1
20100244108 Kohnke et al. Sep 2010 A1
20100244169 Maeda et al. Sep 2010 A1
20100249877 Naughton Sep 2010 A1
20100258184 Laughlin Oct 2010 A1
20100276572 Iwabuchi Nov 2010 A1
20100277607 Choi Nov 2010 A1
20100282314 Coakley Nov 2010 A1
20100295019 Wang et al. Nov 2010 A1
20100302440 Wober Dec 2010 A1
20100304061 Ye et al. Dec 2010 A1
20100308214 Wober Dec 2010 A1
20100320444 Dutta Dec 2010 A1
20110018424 Takada Jan 2011 A1
20110036396 Jayaraman Feb 2011 A1
20110037133 Su et al. Feb 2011 A1
20110050042 Choi Mar 2011 A1
20110080508 Katsuno et al. Apr 2011 A1
20110127490 Mi Jun 2011 A1
20110133060 Yu et al. Jun 2011 A1
20110133160 Yu et al. Jun 2011 A1
20110135814 Miyauchi et al. Jun 2011 A1
20110139176 Cheung et al. Jun 2011 A1
20110146771 Chuang Jun 2011 A1
20110147870 Ang et al. Jun 2011 A1
20110180894 Samuelson Jul 2011 A1
20110195577 Kushibiki et al. Aug 2011 A1
20110226937 Yu et al. Sep 2011 A1
20110248315 Nam Oct 2011 A1
20110249219 Evans Oct 2011 A1
20110249322 Wang Oct 2011 A1
20110253982 Wang et al. Oct 2011 A1
20110272014 Mathai et al. Nov 2011 A1
20110297214 Kim Dec 2011 A1
20110309237 Seo et al. Dec 2011 A1
20110315988 Yu et al. Dec 2011 A1
20110316106 Kim Dec 2011 A1
20120009714 Mouli Jan 2012 A1
20120014837 Fehr et al. Jan 2012 A1
20120029328 Shimizu Feb 2012 A1
20120075513 Chipman et al. Mar 2012 A1
20120196383 Nitkowski et al. Aug 2012 A1
20120196401 Graham Aug 2012 A1
20120258563 Ogino et al. Oct 2012 A1
20130020620 Wober Jan 2013 A1
20140045209 Chou et al. Feb 2014 A1
Foreign Referenced Citations (23)
Number Date Country
0809303 Sep 2006 EP
2348399 Apr 2000 GB
359013708 Jan 1984 JP
59198413708 Jan 1984 JP
2002151715 May 2002 JP
2005252210 Sep 2005 JP
2007201091 Aug 2007 JP
200845402 Nov 2008 TW
200915551 Apr 2009 TW
8603347 Jun 1986 WO
0002379 Jan 2000 WO
03107439 Dec 2003 WO
2005064337 Jul 2005 WO
2008069565 Jun 2008 WO
2008079076 Jul 2008 WO
2008131313 Oct 2008 WO
2008135905 Nov 2008 WO
2008135905 Nov 2008 WO
2008143727 Nov 2008 WO
2009116018 Sep 2009 WO
2009137241 Nov 2009 WO
2010019887 Feb 2010 WO
2010039631 Apr 2010 WO
Non-Patent Literature Citations (115)
Entry
Silicon Nitride Nanopillars and Nanocones Formed by Nickel Nanoclusters and Inductively Coupled Plasma etching for Solar Cell Application, Sahoo et al., Taiwan, Dec. 21, 2009.
William Shockley and H. Queisser, Detailed Balance Limit of Efficiency of p-n Junction Solar Cells, J. of Appl. Physics, Mar. 1961, 32(3).
International Preliminary Report on Patentability for PCT International Application No. PCT/US2010/035722, mailed Nov. 3, 2011.
CMOS image sensor pixel microlens array optimization using FDTD Solutions, http://www.lumerical—com/ fdtd—microlens/cmos—image—sensor—pixel—microlens.php, pp. 1-2, Jun. 25, 2008.
“CMOS image sensor pixel optical efficiency and optical crosstalk optimization using FDTD Solutions” www.lumerical.com/fdtd—microlens/cmos—image—sensor—pixel—microlens.php, Mar. 19, 2009.
Adler, Nanowire Lawns Make for Sheets of Image Sensors, NewScientist.com, Jul. 28, 2008.
Babinec et al., High-Flux, Low-Power Diamond Nanowire Single-Photon Source Arrays: An Enabling Material for Optical and Quantum Computing and Cryptography, obtained on Jul. 22, 2010 at URL <http://otd.harvard.edu/technologies/tech.php?case=3702>.
Baillie et al., ‘Zero-space microlenses for CMOS image sensors: optical modeling and lithographic process development’, Publication Date May 2004, http://adsabs.harvard.edu/abs/2004SPIE.5377..953B, pp. 1-2.vbTab.
Barclay et al., Chip-Based Microcavities Coupled to NV Centers in Single Crystal Diamond, Applied Physics Letters, Nov. 12, 2009, vol. 95, Issue 19.
Brouri et al., Photon Antibunching in the Flurescence of Individual Colored Centers in Diamond, Optics Letters, Sep. 1, 2000, vol. 25, Issue 17.
Chung, Sung-Wook et al. Silicon Nanowire Devices. Applied Physics Letters, vol. 76, No. 15 (Apr. 10, 2000), pp. 2068-2070.
Deptuch et al., Vertically Integrated Circuits at Fermilab, IEEE Transactions on Nuclear Science, Aug. 2010, vol. 54, Issue 4, pp. 2178-2186.
Ekroll, On the Nature of Simultaneous Color Contrast, Dissertation, University of Kiel, 2005.
Fan et al., Large-Scale, Heterogeneous Integration of Nanowire Arrays for Image Sensor Circuitry, Proceedings of the National Academy of Sciences (PNAS) of the United States of America, Aug. 12, 2008, vol. 105, No. 32.
Fang et al., Fabrication of Slantingly-Aligned Silicon Nanowire Arrays for Solar Cell Applications, Nanotechnology, 2008, vol. 19, No. 25.
Furumiya, et al. “High-sensitivity and no-crosstalk pixel technology for embedded CMOS image sensor”; IEEE Electron Device Letters, vol. 48, No. 10, Oct. 2001.
Gadelrab et al., The Source-Gated Amorphous Silicon Photo-Transistor, IEEE Transactions on Electron Devices, Oct. 1997, vol. 44, No. 10, pp. 1789-1794.
Gambino et al., ‘CMOS Imager with Copper Wiring and Lightpipe,’ Electron Devices Meeting, 2006. IEDM '06, International Publication Date: Dec. 11-13, 2006, pp. 1-4.
Garnett et al., Light Trapping in Silicon Nanowire Solar Cells, Nanoletters, Jan. 28, 2010, vol. 10, No. 3, pp. 1082-1087.
Ge et al., Orientation-Controlled Growth of Single-Crystal Silicon-Nanowire Arrays, Advanced Materials, Jan. 18, 2005, vol. 17, No. 1, pp. 56-61.
Guillaumée, et al., Polarization Sensitive Silicon Photodiodes Using Nanostructured Metallic Grids, Applied Physics Letters 94, 2009.
Hanrath et al., Nucleation and Growth of Germanium Nanowires Seeded by Organic Monolayer-Coated Gold Nanocrystals, J. Am. Chem. Soc., Feb. 20, 2002, vol. 124, No. 7, pp. 1424-1429.
Hanrath et al., Supercritical Fluid-Liquid-Solid (SFLS) Synthesis of Si and Ge Nanowires Seeded by Colloidal Metal Nanocrystals, Advanced Materials, Mar. 4, 2003, vol. 15, No. 5, pp. 437-440.
Hochbaum et al., Controlled Growth of Si Nanowire Arrays for Device Integration, Nano Letters, Mar. 2005, vol. 5, No. 3, pp. 457-460.
Holmes et al., Control of Thickness and Orientation of Solution-Grown Silicon Nanowires, Science, Feb. 25, 2000, vol. 287, No. 5457, pp. 1471-1473.
International Preliminary Report on Patentability for PCT International Patent Application No. PCT/U62009/055963, mailed Mar. 17, 2011.
International Search Report and Written Opinion for PCT International Application No. PCT/US2010/035722, mailed Jul. 20, 2010.
International Search Report and Written Opinion for PCT International Application No. PCT/US2010/035726, mailed Jul. 21, 2010.
International Search Report and Written Opinion for PCT International Application No. PCT/US2010/057227, mailed Jan. 26, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2009/055963, mailed Oct. 15, 2009.vbTab.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2009/063592, mailed Jan. 13, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/035727, mailed Sep. 27, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/051435, mailed Dec. 3, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/051446, mailed Jan. 3, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059468, mailed Feb. 11, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059491, mailed Feb. 9, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059501, mailed Feb. 15, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059504, mailed Apr. 7, 2011.
Juan et al., High Aspect Ratio Polymide Etching Using an Oxygen Plasma Generated by Electron Cyclotron Resonance Source, Journal of Vacuum Science and Technology, Jan./Feb. 1994, vol. 12, No. 1., pp. 422-426.
Junger, et. al., Polarization- and wavelength-sensitive sub-wavelength structures fabricated in the metal layers of deep submicron CMOS processes, Proc. of SPIE, vol. 7712, 2010.
Kalkofen et al., Atomic Layer Deposition of Boron Oxide As Dopant Source for Shallow Doping of Silicon, Meeting Abstact 943, 217th ECS Meeting, MA2010-01 ,Apr. 25-30, 2010, Vancouver Canada, El—Advanced Gate Stack, Source / Drain, and Channel Engineering for Si-Based CMOS 6: New Materials, Processes, and Equipment.
Kane, Why Nanowires Make Great Photodetectors, EurekAlert.com article, Apr. 25, 2007.
Kempa, Thomas J. et al. Single and Tandem Axial p-i-n. Nanowire Photovoltaic Devices. Nano Letters. 2008, vol. 8, No. 10, 3456-3460.
Kim et al., Electronic Structure of Vertically Aligned Mn-Doped CoFe2O4 Nanowires and Their Application as Humidity Sensors and Photodetectors, Journal of Physical Chemistry C, Apr. 7, 2009.
Law, et al., ‘Semiconductor Nanowires and Nanotubes’; Annu. Rev. Mater. Res. 2004, 34:83-122.
Lee et al., Vertical Pillar-Superlattice Array and Graphene Hybrid Light Emitting Diodes, Nano Letters, 2010, vol. 10, pp. 2783-2788.
Lin et al., Fabrication of Nanowire Anisotropic Conductive Film for Ultra-fine Pitch Flip Chip Interconnection, Electronic Components and Technology Conference, Jun. 20, 2005, 55th Proceedings, pp. 66-70.
Lin et al., Reducing Dark Current in a High-Speed Si-Based Interdigitated Trench-Electrode MSM Photodetector, IEEE Transactions on Electron Devices, May 2003, vol. 50, No. 5, pp. 1306-1313.
Loncar et al., Diamond Nanotechnology, SPIE Newsroom, May 18, 2010, obtained at url: <http://spie.org/x40194.xml?ArticleID=x40194>.
Loose et al., CMOS Detector Technology, Scientific Detector Workshop, Sicily, 2005, Experimental Astronomy, vol. 19, Issue 1-3, pp. 111-134.
Lu et al., Growth of Single Crystal Silicon Nanowires in Supercritical Solution from Tethered Gold Particles on a Silicon Substrate, NanoLetters, Jan. 2003, vol. 3, No. 1, pp. 93-99.
Lugstein et al., Ga/Au Alloy Catalyst for Single Crystal Silicon-Nanowire Epitaxy, Applied Physics Letters, Jan. 8, 2007, vol. 90, No. 2, pp. 023109-1-023109-3.
Madou, Properties and Growth of Silicon, Including Crystalline Silicon, Fundamentals of Microfabrication, 2nd Ed., CRC Press, 2002, pp. 125-204.
Makarova et al., Fabrication of High Density, High-Aspect-Ratio Polyimide Nanofilters, Journal of Vacuum Science and Technology, Nov./Dec. 2009, vol. 27, No. 6., pp. 2585-2587.
Morales et al., A Laser Ablation Method for the Synthesis of Crystalline Semiconductor Nanowires, Science, Jan. 9, 1998, vol. 279, pp. 208-211.
N.L. Dmitruk, et al.; ‘Modeling and Measurement of Optical Response of 1D Array of Metallic Nanowires for Sensing and Detection Application’; 26th International Conference on Microelectronics (MIEL 2008), NIS, Serbia, May 11-14, 2008.
Nguyen et al., Deep Reactive Ion etching of Polyimide for Microfluidic Applications, Journal of the Korean Physical Society, Sep. 2007, vol. 51, No. 3, pp. 984-988.
Pain et al., A Back-Illuminated Megapixel CMOS Image Sensor, IEEE Workshop on Charge-Coupled Devices and Advanced Image Sensors, Karuizawa, Japan, Jun. 9-11, 2005, Jet Propulsion Laboratory, National Aeronautics and Space Administration, Pasadena California.
Parraga et al., Color and Luminance Information in Natural Scenes, Journal of Optical Society of America A, Optics, Image, Science and Vision, Jun. 1998, vol. 15, No. 6.
Rosfjord et al., Nanowire Single-Photon Detector with an Integrated Optical Cavity and Anti-Reflection Coating, Optics Express: The International Electronic Journal of Optics, Jan. 23, 2006, vol. 14, No. 2, pp. 527-534.
Rugani, First All-Nanowire Sensor, Technology Review, Aug. 13, 2008, Published by MIT.
Rutter, Diamond-Based Nanowire Devices Advance Quantum Science, SEAS Communications, Feb. 14, 2010, obtained at url:<http://news.harvard.edu/gazette/story/2010/02/digging-deep-into-diamonds/>.
Schmidt et al., Realization of a Silicon Nanowire Vertical Surround-Gate Field-Effect Effect Transistor, Small, Jan. 2006, vol. 2, No. 1, pp. 85-88.
Song et al., Vertically Standing Ge Nanowires on GaAs(110) Substrates, Nanotechnology 19, Feb. 21, 2008.
T. H. Hsu, et al. ‘Light Guide for Pixel Crosstalk Improvement in Deep Submicron CMOS Image Sensor’; IEEE Electron Device Letters, vol. 25, No. 1, Jan. 2004.
Thelander et al., Nanowire-Based One-Dimensional Electronics, Materials Today, Oct. 2006, vol. 9, No. 10, pp. 28-35.
Trentler, Timothy J. et al. Solution-Liquid-Solid Growth of Cyrstalline III-V Semiconductors: An Analogy to Vapor Liquid-Solid Growth. vol. 270(5243), Dec. 15, 1995, pp. 1791-1794.
Tseng, et al. ‘Crosstalk improvement technology applicable to 0.14μm CMOS image sensor’; IEEE International Electron Devices Meeting, Dec. 13-15, 2004; IEDM Technical Digest, pp. 997-1000.vbTab.
Verheijen, Marcel A. et al. Growth Kinetics of Heterostructured GaP-GaAs Nanowires. J. Am. Chem. Soc. 2006, 128, 1353-1359.
Wagner, R.S. and Ellis, W.C. Vapor-Liquid-Solid Mechanism of Single Crystal Growth. Applied Physics Letters. vol. 4, No. 5 (Mar. 1, 1964), pp. 89-90.
Wong et al., Lateral Nanoconcentrator Nanowire Multijunction Photovoltaic Cells, GCEP Progress report, Apr. 20, 2009, pp. 1-18.
Zhang et al., Ultrahigh Responsivity Visible and Infrared Detection Using Silicon Nanowire Phototransistors, Nanoletters, May 14, 2010, vol. 10, No. 6, pp. 2117-2120.
Ye et al., Fabrication Techniques of High Aspect Ratio Vertical Lightpipes Using a Dielectric Photo Mask, SPIE, Proceedings, Feb. 2010, vol. 7591.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/060348, mailed Mar. 9, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/064635, mailed Apr. 13, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/066097, mailed Mar. 12, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/067712, mailed May 3, 2012.
Baomin Wang and Paul W. Leu, Nanotechology 23 (2012) 194003, 7 pages.
Sangmoo Jeon, et al., Nano Lett. 2012, 12, 2971-2976.
Sangmoo Jeong et al., J. Vac. Sci. Technol. A 30(6), Nov./Dec. 2012.
Sarkar et. al., Integrated polarization-analyzing CMOS image sensor for detecting incoming light ray direction, Sensors Application Symposium (SAS), Mar. 29, 2012, p. 194-199, 1010 IEEE.
Jin-Kon Kim; ‘New Functional Nanomaterials Based on Block Copolymers’ http://www.ziu.edu.cn/adver/subjectizyhd/jz0707061313.html, Jul. 7, 2011.
Ozgur Yavuzcetin, et al.; ‘Index-tuned Anti-reflective Coating using a Nanostructured Metamaterial’; http://www.umass.edu/research/rld/bioportal/vuewlech.php?tid=40, Feb. 28, 2007.
Reynard Corporation; ‘Anti-Reflection Coatings (AR)’, http://www.reynardcorp.com/coating—anti—reflection.php, undated.
Shimizu et al., Homoepitaxial Growth of Vertical Si Nanowires on Si(100) Substrate using Anodic Aluminum Oxide Template, (abstract only), Materials Research Society, Fall 2007.
Wang, Introduction to Nanotechnology—Where Opportunities arise & Great Future Being Built from Small Things, Fall 2008.
International Preliminary Search Report on Patentability of PCT/US201-057325, mailed May 2, 2013.
International Preliminary Report and Written Opinion re PCT/US2010/059491, mailed Jun. 21, 2012.
International Search Report and Written Opinion re PCT/US2011/57325, mailed Jun. 22, 2012.
International Preliminary Report and Written Opinion re PCT/US2010/059468, mailed Jun. 21, 2012.
International Preliminary Report and Written Opinion re PCT/US2010/059504, mailed Jun. 21, 2012.
International Preliminary Report and Written Opinion re PCT/US2010/059496, mailed Jun. 21, 2012.
U.S. Office Action for U.S. Appl. No. 12/573,582, dated Jun. 28, 2012.
U.S. Office Action for U.S. Appl. No. 13/494,661, notification date Nov. 7, 2012.
Taiwanese Office Action of Taiwan Patent Application No. 099116881, issued Jul. 18, 2013 (8 pages).
Canadian Office Action of Canadian Application No. 3,676,376, dated Oct. 11, 2013.
Catrysse, et al., An Integrated Color Pixel in 0.18pm CMOS Technology, Proceedings IEDM 2001, pp. 559-562.
Choi et al., Optimization of sidewall roughness in silica waveguides to reduce propagation losses, May 2001, Lasers and Electro-Optics, 2001. CLEO '01. Technical Digest. Summaries of papers presented at the Conference on, pp. 175-176.
Geyer et al., Model for the Mass Transport during Metal-Assisted Chemical Etching with Contiguous Metal Films as Catalysts, J. Phys. Chem. C 2012, 116, 13446-13451.
Hopkins, Addressing sidewall roughness using dry etching silicon and Si02, Jul. 1, 2004, ElectrolQ, vol. 47, Issue 7.
Mei-Ling Kuo et al. “Realization of a near-perfect antireflection coating for silicon solar energy utilization” (Nov. 1, 2008, vol. 33, No. 21, Optics Letters).
Mukhopadhyay, When PDMS Isn't the Best, American Chemical Society, May 1, 2007.
Seo, et. al., “Multicolored vertical silicon nanowires,” Nano Letters, vol. 11 issue 4, pp. 1851-1856, 2010.
U.S. Final Office Action for U.S. Appl. No. 12/966,514, mailed Mar. 19, 2013, 50 pages.
U.S. Final Office Action for U.S. Appl. No. 13/494,661, mailed Mar. 7, 2013, 10 pages.
U.S. Office Action for U.S. Appl. No. 12/633,313, dated Aug. 1, 2013, 20 pages.
U.S. Office Action for U.S. Appl. No. 12/966,514, dated Aug. 15, 2013, 17 pages.
U.S. Office Action for U.S. Appl. No. 12/966,535, mailed Jun. 14, 2013, 22 pages.
U.S. Office Action for U.S. Appl. No. 12/966,573, dated Aug. 6, 2013, 13 pages.
U.S. Office Action for U.S. Appl. No. 13/048,635, mailed Jun. 6, 2013, 24 pages.
Office Action issued on Jan. 28, 2014 in Taiwanese Application No. 100146327.
Office Action issued on Mar. 17, 2014 in Korean Application No. 10-2013-7018243.
U.S. Office Action for U.S. Appl. No. 12/910,664, mailed Feb. 26, 2014.
U.S. Office Action for U.S. Appl. No. 12/966,514, mailed Feb. 25, 2014.
U.S. Office Action for U.S. Appl. No. 12/945,492 mailed May 13, 2014.
Related Publications (1)
Number Date Country
20120001284 A1 Jan 2012 US
Provisional Applications (1)
Number Date Country
61360421 Jun 2010 US