Claims
- 1. A silicon thin film transistor comprising:
- an insulating substrate;
- a gate electrode formed on the insulating substrate;
- a gate insulating layer formed on said insulating substrate containing said gate electrode;
- a pair of first impurity contained silicon layers formed on said gate insulating layer in such a manner as to transversely cross a terminal part of said gate electrode;
- an intrinsic silicon layer formed on said pair of first impurity contained silicon layers and on said gate insulating layer between said pair of first impurity contained silicon layers in such a manner as to connect said pair of first impurity contained silicon layers;
- a protective insulation layer formed on said intrinsic silicon layer in the same peripheral shape as that of said intrinsic silicon layer
- a source electrode and a drain electrode formed at contact parts of said pair of first impurity contained silicon layers,
- gate wiring means and source wiring means, and
- a second impurity contained silicon layer formed on said gate insulating layer and positioned at a crossing part of said gate wiring means and said source wiring means, said second impurity contained silicon layer having a width wider than that of the source wiring means and approximately over the whole region of source wiring of said transistor.
- 2. A silicon thin film transistor as claimed in claim 1, wherein the intrinsic silicon layer connecting said pair of first impurity contained silicon layers is formed within a boundary defined by said gate electrode.
- 3. A silicon thin film transistor as claimed in claim 1, wherein said contact parts are formed outside of a boundary defined by said gate electrode.
- 4. A silicon thin film transistor as claimed in claim 1, wherein a terminal part of said intrinsic silicon layer is positioned outside of a boundary defined by said gate electrode, and is positioned within a boundary defined by said first impurity contained silicon layer.
- 5. A silicon thin film transistor as claimed in claim 1, wherein said pair of first impurity contained silicon layers includes a plurality of protrusions into the intrinsic layer.
- 6. A silicon thin film transistor as claimed in claim 1, wherein said intrinsic silicon layer and said protective insulating layer are aligned, in the thickness direction, with said gate electrode.
- 7. A silicon thin film transistor as claimed in claim 1, wherein said intrinsic silicon layer and said protective insulating layer are aligned, in the thickness direction, with said gate electrode and said first impurity contained silicon layer.
- 8. A silicon thin film transistor as claimed in claim 1, further comprising a second impurity contained silicon layer containing impurities of a type reverse to that of impurities in said first impurity contained silicon layer, formed between said intrinsic silicon layer and said protective insulating layer and in the same shape as that of said intrinsic silicon layer.
- 9. A silicon thin film transistor array comprising:
- a) a plurality of silicon thin film transistors in an array-like form, each said silicon thin film transistor including:
- i) an insulating substrate;
- ii) a gate electrode formed on the insulating substrate;
- iii) a gate insulating layer formed on said insulating substrate containing said gate electrode;
- iv) a pair of first impurity contained silicon layers formed on said gate insulating layer in such a manner as to transversely cross a terminal part of said gate electrode;
- v) an intrinsic silicon layer formed on said pair of first impurity contained silicon layers and on said gate insulating layer between said pair of first impurity contained silicon layers in such a manner as to connect said pair of first impurity contained silicon layers;
- vi) a protective insulation layer formed on said intrinsic silicon layer; and
- vii) a source electrode and a drain electrode formed at contact parts of said pair of first impurity contained silicon layers;
- b) gate wiring means for connecting the gate electrodes of said silicon thin film transistors to each other; and
- c) source wiring means for connecting the source electrodes of said silicon thin film transistors to each other, and further comprising
- a second impurity contained silicon layer formed on said gate insulating layer and positioned at a crossing part of said gate wiring means and said source wiring means,
- wherein said second impurity contained silicon layer is formed with a width wider than that of the source wiring means and approximately over the whole region of said source wiring means.
Priority Claims (3)
Number |
Date |
Country |
Kind |
63-174439 |
Jul 1988 |
JPX |
|
63-201445 |
Aug 1988 |
JPX |
|
63-229427 |
Sep 1988 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 377,873, filed Jul. 10, 1989, now U.S. Pat. No. 5,021,850.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4778560 |
Takeda et al. |
Oct 1988 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-30375 |
Feb 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
377873 |
Jul 1989 |
|