Claims
- 1. A single chip camera device, comprising:
a substrate; an image acquisition portion and a control portion, both of which are formed using a logic family that is compatible with CMOS and both integrated in said substrate; said image acquisition portion including an array of active pixel type photoreceptors integrated in said substrate, where each element of the array includes both a photoreceptor and a readout amplifier integrated within the same substrate as the photoreceptor; said control portion including a signal controlling device integrated in said substrate, controlling said photoreceptors to output their signals, said control portion also including, integrated in said substrate, a timing circuit integrated within the same substrate that houses the array of photoreceptors, controlling a timing of operation of said array of photoreceptors.
- 2. A camera device as in claim 1 wherein said array of photoreceptors are controlled to output an entire row of said photoreceptors simultaneously.
- 3. A camera device as in claim 1, wherein said photoreceptors include photodiodes.
- 4. A camera device as in claim 1, wherein said photoreceptors include photogates.
- 5. A single chip camera device, comprising;
a substrate, having integrated thereon an image acquisition portion and a control portion, both of which are formed using a logic family that is compatible with CMOS; said image acquisition portion integrated in said substrate including an array of photoreceptors said control portion integrated in said substrate including a signal controlling device, controlling said photoreceptors to output their signals, in a way such that at least a plurality of said photoreceptors output their signals at substantially the same time, said control portion also including, integrated in said substrate, a timing circuit integrated within the same substrate that houses the array of photoreceptors, controlling a timing of operation of said array of photoreceptors.
- 6. A camera device as in claim 5, wherein said signal controlling device includes a column-parallel read out device, which reads out a row of said photoreceptors at substantially the same time.
- 7. A camera device as in claim 5, wherein said signal controlling device includes a column selector allowing selection of a desired column for read out, and a row selector which allows selection of a desired row for read out.
- 8. A camera device as in claim 5, wherein said array of photoreceptors includes an active pixel sensor, where each element of the array includes both a photoreceptor and a readout amplifier integrated within the same substrate as the photoreceptor.
- 9. A camera device as in claim 8, wherein said readout amplifier is preferably within and/or associated with one element of the array.
- 10. A camera device as in claim 8, wherein said photoreceptors are photodiodes.
- 11. A camera device as in claim 8, wherein said photoreceptors are photogates.
- 12. A single chip camera device, comprising:
a substrate, having integrated thereon an image acquisition portion and a control portion, both of which are formed using a logic family that is compatible with CMOS; said image acquisition portion including an array of photoreceptors arranged in rows and columns; a charge storage element, associated with each said column; said control portion including a signal controlling device, controlling said photoreceptors to output their signals, and a timing circuit integrated within the same substrate that houses the array of photoreceptors, controlling a timing of operation of said array of photoreceptors; said control portion including common logic elements to control all pixels on a selected row to sample said all pixels onto said charge storage elements substantially simultaneously.
- 13. A device as in claim 12, wherein said logic elements control said pixels to first sample a reset level of each said row, and then to sample a charged level of said charge storage elements to produce information indicating a correlated signal indicative of a difference therebetween.
- 14. A device as in claim 12, wherein said control portion includes a plurality of column selection p-channel transistors, respectively associated with each column, said transistors being turned on to sample a column.
- 15. A device as in claim 12, wherein there is one of said charge storage elements associated with each of said columns.
- 16. A device as in claim 12, wherein there are two of said charge storage elements associated with each of said columns.
- 17. A camera device as in claim 12, wherein said array of photoreceptors includes an active pixel sensor, where each element of the array includes both a photoreceptor and a readout amplifier integrated within the same substrate as the photoreceptor.
- 18. A camera device as in claim 17, wherein said readout amplifier is preferably within and/or associated with one element of the array.
- 19. A camera device as in claim 17, wherein said photoreceptors are photodiodes.
- 20. A camera device as in claim 17, wherein said photoreceptors are photogates.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. application Ser. No. 09/120,856, filed Jul. 21, 1998, which is a continuation of U.S. application Ser. No. 08/188,032, filed Jan. 28, 1994, and a continuation of U.S. application Ser. No. 08/789,608, filed Jan. 24, 1997, and claims priority to U.S. provisional application serial No. 60/010,678, filed Jan. 26, 1996. The disclosure of the prior applications is considered part of (and is incorporated by reference in) the disclosure of this application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60010678 |
Jan 1996 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09120856 |
Jul 1998 |
US |
Child |
10414871 |
Apr 2003 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08188032 |
Jan 1994 |
US |
Child |
09120856 |
Jul 1998 |
US |
Parent |
08789608 |
Jan 1997 |
US |
Child |
09120856 |
Jul 1998 |
US |