Claims
- 1. An electrically programmable and erasable memory device comprising:
- a substrate of semiconductor material of a first conductivity type;
- first and second spaced-apart regions in said substrate of a second conductivity type, with a channel region therebetween;
- a first insulating layer disposed over said substrate including over said first, second and channel regions;
- an electrically conductive single crystalline floating gate disposed over said first insulating layer and extending over a portion of said channel region and over a portion of said second region to maximize a capacitive coupling therewith;
- a second insulating layer disposed over and adjacent said floating gate and having a thickness permitting Fowler-Nordheim tunneling of charges therethrough; and
- an electrically conductive control gate having two electrically connected sections, a first section disposed over said first insulating layer, spaced apart from said floating gate and adjacent to said second insulating layer, extending over a portion of said first region; said second section disposed over said second insulating layer to minimize capacitive coupling with said floating gate.
- 2. The device of claim 1, wherein said first insulating layer is silicon dioxide, silicon nitride or silicon oxynitride and is on the order of 70-200 angstroms in thickness.
- 3. The device of claim 1, wherein said second insulating layer over said floating gate is silicon dioxide, silicon nitride or silicon oxynitride and is on the order of 150-1200 angstroms in thickness.
- 4. The device of claim 1, wherein said single crystalline floating gate is a recrystallized floating gate.
- 5. An electrically programmable and erasable memory device comprising:
- a substrate of semiconductor material;
- first and second spaced-apart regions in said substrate with a channel region
- a first insulating layer disposed over said substrate;
- an electrically conductive single crystalline silicon floating gate over said first insulating layer;
- a second insulating layer over said floating gate; and
- an electrically conductive control gate over said second insulating layer;
- said second insulating layer having a thickness permitting Fowler-Nordheim tunneling of charges between said floating gate and said control gate.
- 6. The device of claim 5, wherein said second insulating layer is silicon oxynitride.
- 7. The device of claim 5, wherein said floating gate is formed by depositing a layer of polycrystalline silicon or amorphous silicon on said first insulating layer, covering said layer of silicon with a protective material; annealing said layer of silicon to form recrystallized silicon; and defining said floating gate in said recrystallized silicon.
- 8. The device of claim 5, wherein said first and second regions are source and drain, respectively.
Parent Case Info
This is a divisional of application Ser. No. 07/467,918, filed Jan. 22, 1990, now U.S. Pat. No. 5,067,108.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3825946 |
Frohman-Bentchkowsky |
Jul 1974 |
|
4729115 |
Kauffmann et al. |
Mar 1988 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
467918 |
Jan 1990 |
|