John L. Hennessy and David A. Patterson, "Computer Architecture: A Quantitative Approach," Morgan Kaufmann Publishers, Inc., 1990, pp. 408-425 and 460-465. |
Norman P. Jouppi and Steven J.E. Wilton, "Tradeoff in Two-Levels On-Chip Caching," digital Western Research Laboratory, WRL Research Report Mar. 1993, 33 pages. |
Joe T., et al., "Evaluating the Memory Overhead Required for COMA Architectures", Proceedings of the Annual International Symposium on Computer Architecture, Chicago, Apr. 18-21, 1994, No. Symp. 21, Apr. 18, 1994, Institute of Electrical and Electronics Engineers, pp. 82-93, XP000480427 *p. 90, right-hand column, line 22--page 91, left-hand column, line 4. |
Anonymous: "Second Level Cache for MP Systems", IBM Technical Disclosure Bulletin, vol. 27, No. 1A, Jun. 1984, New York, US. |
Mekhiel, Nagi N. et al. "Performance Analysis For A Two Level Cache System"; Conference Record on the Twenty-Sixth Asilomar Conference on Signals, Systems and Computers, IEEE Comput. Soc. Press 1992; vol. 1, pp. 71-77, Dec. 1992. |
Handy, Jim "The Cache Memory Book", Academic Press 1993; pp. 159-161, Dec. 1993. |
Pentium Processor User's Manual vol. 1: Pentium Processor Data Book; Intel Corp. 1994; pp. 3-13 to 3-15, Dec. 1994. |
Pentium Processor User's Manual vol. 2: 82496 Cache Controller and 82491 Cache SRAM Data Book; Intel Corp. 1994; pp. 3-1 to 3-7, 3-12 to 3-13, 5-8, Dec. 1994. |