Slew based process and bias monitors and related methods

Information

  • Patent Grant
  • 9319034
  • Patent Number
    9,319,034
  • Date Filed
    Tuesday, June 30, 2015
    9 years ago
  • Date Issued
    Tuesday, April 19, 2016
    8 years ago
Abstract
An integrated circuit can include at least one slew generator circuit comprising at least one body biasable reference transistor, the slew generator circuit configured to generate at least a first signal having a slew rate that varies according to characteristics of the reference transistor; a pulse generator circuit configured to generate a pulse signal having a first pulse with a duration corresponding to the slew rate of the first signal; and a counter configured to generate a count value corresponding to a duration of the first pulse.
Description
TECHNICAL FIELD

The present invention relates generally to monitoring the performance of circuit elements in an integrated circuit device, and more particularly to using signal slew rate to monitor circuit element performance in response to variations in process and/or bias and/or supply voltage.


BACKGROUND

As process technology has scaled, it has become increasingly difficult to control the variation of transistor parameters because of a variety of factors, including, for example, Random Dopant Fluctuation (RDF). Other reasons for this variation include dopant scattering effect, such as the well proximity effect, that makes the placement of dopants in metal-oxide-semiconductor field effect transistors (MOSFETs) increasingly difficult as transistor size is reduced. Misplaced dopants can reduce transistor performance, increase transistor variability, including variability of channel transconductance, capacitance effects, threshold voltage, and leakage. Such variability increases as transistors are reduced in size, with each misplaced dopant atom having a greater relative effect on transistor properties, as a result of the overall reduction in the number of dopant atoms in the transistor.


Many integrated circuit (IC) devices use a variety of cells that perform specific functions. Integrated circuits can include logic, memory, controller and other functional blocks. Semiconductor integrated circuits are fabricated in a semiconductor process, often using a complementary MOS (CMOS) process. Transistors are formed in a semiconductor substrate, and usually involve a sequence of fabrication steps that result in a gate with adjacent source and drain, and a channel between the source and drain. Typically an IC device can include different transistor device types such as, p-channel MOS (PMOS) transistors, n-channel MOS (NMOS) transistors, MOSFETs tailored for digital or analog applications, high-voltage MOSFETs, high/normal/low frequency MOSFETs, MOSFETs optimized to work at distinct voltages or voltage ranges, low/high power MOSFETs, and low, regular, or high threshold voltage transistors (i.e., low Vt, regular Vt, or high Vt—also referred to as LVT, RVT, or HVT, respectively), etc. Transistor device types are usually distinguished by electrical performance characteristics (e.g., threshold voltage, speed, mobility, transconductance, linearity, noise, power), which can in turn lend themselves to be suitable for a particular application (e.g., signal processing, or data storage). Therefore, a complex IC device such as, for instance, a system on a chip (SoC), can use different transistor device types (or a combination of one or more different transistor types) to achieve the target performance for different circuit blocks in the IC.


The electrical performance characteristics of the different transistor device types in a SoC can be subject to variation due to manufacturing process variations, also referred to as the “manufacturing corner” of a particular transistor device. Typically, the electrical performance variation of the different transistor device types of the SoC can be different because the performance of each transistor device type is impacted differently by the manufacturing process variations.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A is a functional block diagram of a process monitor circuit that can be included in an integrated circuit (IC) device according to an embodiment.



FIG. 1B is a timing diagram showing an operation of a processor monitor circuit like that of FIG. 1A.



FIG. 1C is a functional block diagram of a process monitor circuit that can be included in an IC device according to another embodiment.



FIG. 2A shows a block schematic and timing diagrams of a process monitor circuit that determines the performance of a reference p-channel insulated gate field effect transistor (e.g., PMOS transistor) according to an embodiment.



FIG. 2B shows a block schematic and timing diagrams of a process monitor circuit that determines the performance of a reference n-channel insulated gate field effect transistor (e.g., NMOS transistor) according to an embodiment.



FIG. 2C shows a block schematic and timing diagram of a process monitor circuit that can select between different reference devices according to an embodiment.



FIG. 3A is a block schematic diagram of a pulse extender circuit according to an embodiment.



FIG. 3B is a timing diagram showing an operation of a pulse extender circuit like that of FIG. 3A.



FIG. 4 is a block schematic diagram of a counter circuit that can be included in embodiments.



FIGS. 5A and 5B are graphs showing the relationship between transistor performance and reverse body bias.



FIGS. 6A and 6B are graphs showing the relationship between transistor performance and process variation.



FIGS. 6C and 6D are graphs showing process monitor response to reverse body bias voltage and process variation.



FIGS. 7A to 7C are side cross sectional views of reference transistors that can be included in embodiments.



FIG. 8 is a block schematic diagram of a pulse extender circuit according to an embodiment.



FIG. 9 is a flow diagram of a method according to an embodiment.



FIG. 10 is a block diagram of body bias control system according to an embodiment.



FIG. 11 is a block schematic diagram of body bias control circuits according to an embodiment.



FIG. 12 is a block diagram of a body bias control circuit according to another embodiment.





DETAILED DESCRIPTION

Various embodiments will now be described with reference to a number of drawings. Embodiments can include process monitor circuits that can be used to determine the electrical performance variation of circuit elements that can arise from manufacturing process variations and/or bias conditions. In some embodiments such circuit elements can include transistors, and in particular embodiments can include insulated gate field effect transistors, referred to herein as metal-oxide-semiconductor (MOS) transistors, but not implying any particular gate insulator material(s). The drawings depict various embodiments for the purposes of illustration only and are not intended to be limiting. One skilled in the art will readily recognize from the following description that various embodiments of the structures and methods illustrated herein may be employed without departing from the general principles of the embodiments described herein.



FIG. 1A shows a functional block diagram of a process monitor circuit 100 that can be included in an integrated circuit (IC) device, in accordance with an embodiment. A process monitor circuit 100 can include a slew generator circuit 102, a pulse generator circuit 104, a pulse extender circuit 106, and a pulse evaluator 108. A slew generator 102 can generate a slew rate signal v1 having a slew rate that can vary in response to one or more characteristics of reference circuit elements. Such characteristics can be with reference to process “corners”, which can represent process conditions that result in performance extremes of the circuit element(s).


In some embodiments, a reference element 110 can be a reference transistor. A reference transistor can be designed to be representative of one or more groups of transistors included on the integrated circuit device (e.g., included in other circuits that provide predetermined functions). A slew generator circuit 102 can thus use any of a number of different transistors to generate a signal having a slew rate that varies according to the reference transistor 110. For example, slew generators can use low threshold voltage (LVT), standard threshold voltage (SVT), or high threshold voltage (HVT) transistor types as a reference transistor (e.g., 110) in a process monitor circuit (e.g., 100) to monitor the performance of such transistor types. In addition, the a reference transistor (e.g., 110) can be either an n-channel MOS (NMOS) or p-channel (MOS) device, and therefore, the slew monitor and process monitor can monitor the performance of NMOS and PMOS transistors independently.


Referring to FIG. 1A, a slew rate of the signal v1 can be used to determine the speed and power variation of the one or more group of transistors corresponding to the reference transistor (which is representative of the group of transistors), in the presence of manufacturing process variations. In one embodiment, an integrated circuit can include more than one process monitor circuit (e.g., 100), where each process monitor circuit includes a slew rate based process monitor circuit that can determine the speed and power variation of a different group of transistors. For example, a first slew monitor circuit can be used to determine the process corner of PMOS transistors on the IC and a second slew monitor can be used to determine the process corner of NMOS transistors on the IC.


A process monitor circuit 100 can use pulse generator circuit 104 to generate monitor data that corresponds to the slew rate of the signal v1 generated by the slew generator circuit 102. Pulse generator circuit 104 may include a ratioed current mirror between PMOS and NMOS transistors, to receive a launch signal to generate a P and N slew, whereupon the slews feed into a selector to charge a capacitor which may discharge to generate a pulse. Such monitor data can be used as a performance measure of the reference circuit element 110 (e.g., reference transistor). The pulse generator circuit 104 can receive slew rate signal v1 and generate a pulse signal v2 having a pulse, where the duration of the pulse corresponds to the slew rate of the slew rate signal v1. In one embodiment, the duration of a pulse in signal v2 can correspond to the time it takes the slew rate signal v1 to transition from a first voltage to a second voltage. Thus, a pulse width of a pulse in signal v2 can be used to determine the speed and power variation of the reference circuit element 110.


A pulse extender circuit 106 can receive the pulse signal v2 and generate an extended pulse signal v3, which can have an extended pulse with a duration that is proportional to the duration of the pulse provided by pulse signal v2. Typically, the extended pulse has a longer duration than the duration of the pulse of signal v2, and therefore, the duration of the extended pulse can be measured with greater accuracy than the pulse present in pulse signal v2. Because the duration of the extended pulse of signal v3 is proportional to that of signal v1, the extended pulse also varies in response to the manufacturing corner of the reference circuit element 110. Accordingly, the extended pulse can also be used to determine the speed and power variation of the group of transistors that correspond to the reference circuit element 110.


A pulse evaluator 108 can generate a value corresponding to the duration of the extended pulse of signal v3. In particular embodiments, a pulse evaluator 108 can be a counter circuit that measures the duration of the extended pulse by counting while the pulse is active. In one embodiment, an extended pulse signal v3 can be connected to an enable input of a counter circuit, such that the counter circuit increments only when the enable input is asserted. The counter can then increment a count in response to each pulse of a counting clock signal as long as the extended pulse is active. In some embodiments, a counting clock signal can be a system clock. A resulting count value can be a measure of the duration of the extended pulse of signal v3.



FIG. 1B is a timing diagram that illustrates the operation of process monitor circuit, like that of FIG. 1A, according to a particular embodiment. FIG. 1B shows a slew rate signal v1 (which can be generated by a slew generator circuit 102), a pulse signal v2 (which can be generated by pulse generator 104), and an extended pulse signal v3 (which can be generated by pulse extender circuit 106). In the embodiment shown, the slew rate signal transitions from a first level to a second level over a time interval Δt1 that depends on the performance characteristics of a reference circuit element. The pulse voltage signal v2 includes a pulse that corresponds to the slew rate, and in the embodiment shown can be Δt1. The extended pulse of signal v3 can have an extended duration Δt2, where the ratio between Δt2 and Δt1 can have a predetermined value. It is understood that any of signals v1, v2 and/or v3 can represent a signal voltage or current.



FIG. 1C is a functional block diagram of a process monitor circuit 100′ that can be included in an IC device, in accordance with another embodiment. The process monitor circuit 100′ can include slew generator circuits 102-0 to 102-5, a monitor selection multiplexer (MUX) 122, pulse generator circuit 104′, pulse extender circuit 106′, and pulse evaluator 108′. Slew generator circuits (102-0 to 102-5) can each generate one or more signals having slew rates that correspond to different reference circuit element types. In the particular embodiment shown, slew generator circuits 102-0 to 102-5 utilize as a reference circuit elements a low threshold voltage (LVT) PMOS transistor, a standard threshold voltage (SVT) PMOS transistor, a high threshold voltage (HVT) PMOS transistor, a LVT NMOS transistor, a SVT NMOS transistor, and a HVT NMOS transistor, respectively. It is understood that each of slew generator circuits (102-0 to 102-5) can use one or more of the reference transistors to establish the slew of its respective slew rate signal.


In a particular embodiment, each slew generator circuit (102-0 to 102-5) can include a reference transistor of the type that is being monitored by the respective slew generator. For example, the PMOS LVT slew generator circuit 102-0 can use a PMOS SVT reference transistor, the NMOS LVT slew generator can use an NMOS LVT reference transistor, etc. Slew generator circuits (102-0 to 102-5) generate slew rate signals 124-0 to 124-5, respectively. A slew rate of each slew rate signal (124-0 to 124-5) can vary in response to the as fabricated “manufacturing corner” of a corresponding reference transistor of the respective slew generator.


Multiplexer 122 can selectively connect one of the slew generator outputs signals (124-0 to 124-5) as an input signal v1′ to the input of the pulse generator circuit 104′ in response to a select value SLEW_SELECT. Pulse generator circuit 104′, pulse extender circuit 106′, and pulse evaluator 108′ can operate in the same, or an equivalent fashion as 104, 106 and 108 of FIG. 1A. Therefore, in the embodiment of FIG. 1C, pulse generator circuit 104′, the pulse extender circuit 106′, and pulse evaluator 108′ can be shared across multiple slew generator circuits (e.g., slew generator circuits (102-0 to 102-5), thereby reducing the area of the process monitor circuit.



FIG. 2A is a block schematic diagram of a process monitor circuit 200-A that can determine the performance of a PMOS transistor, in accordance with an embodiment. A process monitor circuit 200-A can include a slew generator circuit 202-A, a pulse generator circuit 204, and a pulse extender circuit 206. Slew generator circuit 202-A can generate a signal v1 having a voltage with a slew rate that varies according to performance variation in a PMOS reference transistor 210-A. In the particular embodiment shown, slew generator circuit 202-A can include the PMOS reference transistor 210-A, a current mirror N20/N22, a load capacitor C20, and a reset device P20. A current mirror N20/N22 can mirror a current drawn by PMOS reference transistor 210-A. A reset device P20, which is a PMOS device in the embodiment shown, can charge load capacitor C20 to a predetermined level.


An operation of slew generator circuit 202-A will now be described. A reset signal “RESETB” can be activated (transition low), causing reset device P20 to charge load capacitor C20 to an initial voltage. Signal “RESETB” can then return to a high level to turn off reset device P20. A start signal “start” can then be activated, causing PMOS reference transistor 210-A to set the magnitude of a reference current provided to current mirror N20/N22. Typically, manufacturing process variations can result in a PMOS reference transistor that is slower or faster (e.g., provides more or less drain current) as compared to a nominal transistor. Current mirror N20/N22 can discharge load capacitor with a current that mirrors the reference current provided by PMOS reference transistor 210-A. Therefore, a load capacitor C20 discharge time can vary in response to the process variations affecting PMOS reference transistor 210-A.


Process monitor circuit 200-A can measure the slew rate of the voltage across the capacitor (i.e., the slew voltage signal v1) which corresponds to a discharge time of the load capacitor C20. As understood from above, a measured variation of the discharge time of load capacitor C20 is also a measure of the manufacturing process variation, and process corner of the PMOS reference transistor 210-A.


Graph 230, positioned below slew generator circuit 202-A in FIG. 2A, shows one example of a signal v1, corresponding to the slew rate of the voltage across load capacitor C20. As shown, signal v1 can be at an initial voltage, and in response to the activation of signal “start” can fall as load capacitor C20 is discharged.


Referring still to FIG. 2A, a slew rate signal v1 output from slew generator circuit 202-A can be received by pulse generator circuit 204. Pulse generator circuit 204 can generate a pulse signal v2 having a pulse signal that is active (e.g., high) while signal v1 is between two reference levels, and low when signal v1 is outside of the reference levels. In the particular embodiment shown, pulse generator circuit 204 can include a first comparator 232-0, second comparator 232-1, and logic 234. Comparators (232-0/1) can sense slew rate signal v1 as the load capacitor C20 is discharging. In the embodiment shown, second comparator 232-1 can be triggered when the slew voltage signal v1 falls below a second comparator reference voltage VREF2 (e.g., 80% of VDD). A first comparator 232-0 can be triggered (i.e., the output of the comparator transitions from a low to a high voltage level) when the slew rate signal v1 falls below a first comparator reference voltage VREF1 (e.g., 20% of a high power supply voltage VDD). A time interval between the triggering of the first and second comparators, i.e., the time interval between the slew rate signal v1 falling from VREF2 to VREF1, is converted into a pulse by logic 234, which is an XOR logic gate in the embodiment shown.


Graph 236, positioned below pulse generator circuit 204 in FIG. 2A, shows one example of a signal v2, corresponding to a pulse output from logic 234. As shown, signal v2 can have a pulse of duration of d1.


A pulse extender circuit 206 can extend the duration of a pulse in signal v2 to generate an extended pulse in a signal v3, where the extended pulse has a longer duration that can be measured with enhanced accuracy. In one embodiment, a pulse extender circuit 206 can extend the duration of the pulse in signal v2 by approximately 100 times in order to create a more easily measured time interval. The operation of various pulse extender circuits (e.g., 206) will be described in more detail below in conjunction with FIGS. 3A/B and 8.


Though not shown in FIG. 2A, in some embodiments, a digital counter can count the number of pulses of a clock signal that occur while the extended pulse is active. Such a clock signal can be generated on the IC device (e.g., by a clock generator) or can be supplied from a source external to the IC device (e.g., by external test equipment).


Graph 238, positioned below pulse extender circuit 206 in FIG. 2A, shows one example of a signal v3, corresponding to a signal v3 output by the pulse extender circuit. Signal v3 can have an extended pulse of duration of d2, where d2>d1.



FIG. 2B shows a process monitor circuit 200-B that can determine the performance of an NMOS transistor, in accordance with one embodiment. Process monitor circuit 200-B can include a slew generator circuit 202-B, a pulse generator circuit 204, and a pulse extender circuit 206. Slew generator circuit 202-B can generate a signal v1′ having a voltage with a slew rate that varies according to performance variation in a NMOS reference transistor 210-B. In the particular embodiment shown, slew generator circuit 202-B can include the NMOS reference transistor 210-B, a current mirror P24/P26, a load capacitor C20, and a reset device N24. A current mirror P24/P26 can mirror a current drawn by PMOS reference transistor 210-A. A reset device N24, which is a NMOS device in the embodiment shown, can discharge load capacitor C20 to a predetermined level.


An operation of slew generator circuit 202-B will now be described. A reset signal “RESET” can be activated (transition high), causing reset device N24 to discharge load capacitor C20 to an initial voltage. Signal “RESET” can then return to a low level to turn off reset device N24. A start signal “start” can then be activated, causing NMOS reference transistor 210-B to set the magnitude of a reference current drawn from current mirror P24/P26. Typically, manufacturing process variations can result in a NMOS reference transistor that is slower or faster (e.g., provides more or less drain current) as compared to a nominal transistor. Current mirror P24/P26 can charge load capacitor C20 with a current that mirrors the reference current drawn by NMOS reference transistor 210-B. Therefore, a load capacitor C20 charge time can vary in response to the process variations affecting NMOS reference transistor 210-A.


Process monitor circuit 200-B can measure the slew rate of the voltage across the capacitor (i.e., the slew voltage signal v1′) which corresponds to a charge time of the load capacitor C20. As understood from above, a measured variation of the charge time of load capacitor C20 is also a measure of the manufacturing process variation, and process corner of the NMOS reference transistor 210-A.


Graph 230′, positioned below slew generator circuit 202-B in FIG. 2B, shows one example of a signal v1′, corresponding to the slew rate of the voltage across load capacitor C20. As shown, signal v1′ can be at an initial voltage, and in response to the activation of signal “start” can rise as load capacitor C20 is charged.


Referring still to FIG. 2B, a slew rate signal v1′ output from slew generator circuit 202-B can be received by pulse generator circuit 204. Pulse generator circuit 204 can operate like that of FIG. 2A, generating a pulse signal v2 having a pulse signal that is active (e.g., high) while signal v1′ is between two reference levels, and low when signal v1′ is outside of the reference levels. In the embodiment shown, first comparator 232-0 can be triggered (i.e., the output of the comparator transitions from a low to a high voltage level) when the slew rate signal v1′ rises to a first comparator reference voltage VREF1 (e.g., 20% of a high power supply voltage VDD). Second comparator 232-1 can be triggered when the slew voltage signal v1′ rises to a second comparator reference voltage VREF2 (e.g., 80% of VDD). A time interval between the triggering of the first and second comparators, i.e., the time interval between the slew rate signal v1′ rising from VREF1 to VREF2, is converted into a pulse by logic 234, which is an XOR logic gate in the embodiment shown.


Graph 236′, positioned below pulse generator circuit 204 in FIG. 2B, shows one example of a signal v2′, corresponding to a pulse output from logic 234. As shown, signal v2′ can have a pulse of duration of d1′.


A pulse extender circuit 206 can operate in the same or equivalent manner as that shown as 206 in FIG. 2A. Further, though not shown in FIG. 2B, in some embodiments, a digital counter can count the number of pulses of a clock signal that occur while the extended pulse is active, as noted above.


Graph 238′, positioned below pulse extender circuit 206 in FIG. 2B, shows one example of a signal v3′, corresponding to a signal v3′ output by the pulse extender circuit. As shown, signal v3 can have an extended pulse of duration of d2′, where d2′>d1′.



FIG. 2C shows a process monitor circuit 200-C that can determine the performance of different transistor types, including transistors of different conductivity types. Process monitor circuit 200-C can include multiple slew generator circuits (two shown as 210-C and 210-n), each including a different reference transistor (e.g., 210-C and 210-n). In the particular embodiment shown, process monitor circuit 200-C can include a slew generator circuit 202-C that determines the performance of a PMOS reference transistor 210-C and a slew generator circuit 202-n that determines the performance of a NMOS reference transistor 210-n.


Slew rate signals v1-C and v1-n output from the slew generator circuits (e.g., 210-C and 210-n) can have slew rates that vary according to their reference circuit element (e.g., NMOS or PMOS transistors) performance variations. A MUX 222 can selectively connect one of the slew rate signals (e.g., v1-0 and v1-n) to a pulse generator 204.


A pulse generator circuit 204 and pulse extender circuit 206 can operate in the same or equivalent manner as that shown as 204 and 206 in FIG. 2A. Further, though not shown in FIG. 2C, in some embodiments, a digital counter can count the number of pulses of a clock signal that occur while the extended pulse is active, as noted above.


A charging or discharging time of a load capacitor as described herein can be extended to enhance the accuracy of a process monitor measurement. In one embodiment, a ‘typical’ target for the load capacitor charging/discharging time can be about 40 ns, although charging/discharging times can vary due to manufacturing process variation. A charging/discharging time that is too short can make it more difficult to design comparators (e.g., 232-0/1) within pulse generator circuits (e.g., 204), as they must be fast and precise enough to capture the signal slew. Additionally, since an output of a pulse generator circuit (e.g., 204) can charge a capacitor within a pulse extender circuit (e.g., 206), a very short pulse may not inject enough charge into the capacitor of the pulse extender circuit (e.g., 206) to generate an extended pulse of sufficient duration for accurate measurement by a counter circuit, or the like.


Hence, an extended load capacitor charging time can reduce the area required to implement a process monitor circuit, and increase the accuracy of the process monitor measurement (e.g., measured duration of a pulse or extended pulse).


According to some embodiments, a load capacitor charging/discharging time is extended by reducing the current that charges/discharges the load capacitor, (e.g., a current mirrored current by a current mirror N22/N24, P24/P26). One method of reducing the mirrored current can be to reduce the reference current of the current mirror, i.e., the current flowing through the reference transistor (e.g., 210-A/B). A mirrored current can be reduced by setting the relative transistor sizes of the current mirror (i.e., the width to length ratios of the two transistors) such that the current flowing through the load capacitor (i.e., the mirrored current) is a small fraction of the reference current for the current mirror. Reducing the mirrored current can also be used in certain embodiments to reduce the size of the load capacitor while still maintaining an acceptable capacitor charging time that can be accurately measured by the process monitor.


In certain embodiments, the reference current is also reduced by implementing the reference transistor (e.g., 210-NB) as a minimum channel length transistor composed of many fingers. A minimum length transistor can be a length substantially similar to the channel length used for logic transistors in the same IC. Such a reference transistor can provide a reduced reference current that is substantially insensitive to random process variations. In addition or alternatively, a current mirror (N22/N24, P24/P26) can be implemented using transistors that are substantially insensitive to process variation, and the two transistors can be sized to provide a mirrored current that is a small fraction of the reference current.



FIG. 3A shows a pulse extender circuit 306, in accordance with an embodiment. A pulse extender circuit 306 can be one version of those shown as 206 in FIGS. 2A to 2C. A pulse extender circuit 306 can include an extender capacitor C30, an input-to-voltage integrator 346, a proportional discharge circuit 348, a comparator 340, and logic 342. An input-to-voltage integrator 346 can provide a fixed current (I/100) to charge capacitor C30. In the embodiment shown, input-to-voltage integrator 346 can include a current mirror P32/P34 and an enable device N32. Current mirror P32/P34 can have one leg connected to capacitor C30 and the other connected to enable device N32. The PMOS transistor P32 of the current mirror P32/P34 which supplies current to capacitor C30 can be substantially smaller than the other PMOS transistor P34, to provide a relatively small, but accurate current to capacitor C30. Enable device N32 can enable the current mirror P32/P34 in response to the output of logic 342.


Proportional discharge circuit 348 can discharge capacitor C30 by an amount proportional to an input signal pulse duration. Thus, the amount by which capacitor C30 is discharged can reflect the performance of a reference circuit element, such as a PMOS or NMOS transistor, as described herein, or equivalents. In the embodiment shown, proportional discharge circuit 348 can include a discharge device N30 and a reset device P30. A discharge device N30 can be an NMOS transistor with a source-drain path connected between capacitor C30 and a low voltage (e.g., low power supply voltage VSS), and a gate that receives an input pulse (Input) (such as an input pulse from a pulse generator circuit as described herein, or an equivalent). A reset device P30 can be a PMOS transistor having a source-drain path connected between a high voltage (e.g., a high reference voltage V1) and capacitor C30, and a gate that receives a reset pulse. A current sunk by discharge device N30 can be substantially greater than that provided by input-to-voltage integrator 346. In the particular embodiment shown, a current sunk by discharge device N30 can be I, i.e., 100× that provided by the current mirror P32/P34.


Comparator 340 can compare the voltage across the capacitor C30 (shown as V2) to the high reference voltage V1. Thus, when V2<V1, the comparator 340 can have an active output value. When V2>V1, the comparator 340 can have an inactive output. In response to an active output from comparator 340, logic 342 can generate an output value “Output” that is high, enabling input-to-voltage integrator 346. In one particular embodiment, logic 342 can be a flip-flop circuit.



FIG. 3B is a timing diagram showing an operation of a pulse extender circuit like that of FIG. 3A. FIG. 3B includes the waveforms V1 (reference input to comparator 340), V2 (voltage across capacitor C30), Input (input signal to discharge device N30) and Output (output signal from logic 342).


Referring still to FIG. 3B, prior to time t1, by operation of reset device P30, capacitor C30 can be charged to a voltage V1.


At time t1, signal Input can pulse high. As a result, a voltage of capacitor C30 can start to discharge.


A pulse duration of input signal Input can be d1. Thus, at time t2, the pulse ends, and discharge device N30 turns off. The amount by which capacitor C30 discharges is thus proportional to the duration d1. As will be recalled, d1 can reflect the performance of a reference circuit element (e.g., transistor) thus, V1-V2 corresponds to a performance value of the reference circuit element.


At about time t2, in response to the difference between V1 and V2, comparator 340 can activate its output and logic 342 can set the value of Output high, starting the extended pulse. Input-to-voltage integrator 346 can be enabled, and thus start to charge C30 back toward V1.


At about time t3, by operation of input-to-voltage integrator 346, voltage V2 on capacitor can charge back up to about V1. Comparator 340 can deactivate its output and logic 342 can set the value of Output low, terminating the extended pulse. Input-to-voltage integrator 346 can be disabled.


As will be recalled, the charge current provided by current mirror P32/P34 can be 1/100 of the original pulse current provided by discharge device N30. Since the charge current is set to 1/100 of the discharging current, the extended pulse output from logic 342 can be 100 times the pulse width of the original pulse on signal Input. It is noted that the 100× proportionality can depend on the matching of current mirrors, and not the actual values of the currents or capacitance. As such, this proportionality is not affected very much by process corner.


It is noted from the figure that the capacitor discharge time for discharging from a first predetermined voltage V2 to a second voltage in response to the input voltage pulse is shorter than the time duration for charging the capacitor to the first predetermined voltage V1. Thus, the output pulse has an extended duration (d2) with respect to the duration of the input pulse (d1). Because the discharge current is proportional to the charge current (e.g., I:I/100), the duration of the output pulse can be proportional to the duration of the input pulse (e.g., d2=100*d1).


It is understood that while the pulse extender circuit of FIGS. 3A/B show the generation of an extended pulse based on an initial discharge and subsequent charging of a capacitor, alternate embodiments can be based on an initial charge and subsequent discharge of a capacitor.



FIG. 4 is a block schematic diagram of a counter circuit 408, in accordance with one embodiment. A counter circuit 408 can be one particular implementation of a pulse evaluator circuit, like that shown as 108 in FIG. 1A. According to embodiments, an output of a pulse generator circuit or a pulse extender circuit can act as an enable input to a counter circuit 408. Counter circuit 408 can increment a count value every time there is a pulse in a counting clock signal, as long as an input pulse is active. In the very particular embodiment shown, a counter circuit 408 can include counter 440 and control logic 444. Counter 440 can include flip flops 442-0 to 442-i with corresponding inverters (140) arranged in series, with each flip flop (442-0 to 442-i) representing a bit of a count value.


Logic 444 can generate pulses as clock inputs to a least significant bit flip flop 442-0. As noted above, as long as an extended pulse input (Pulse Extender Output) is active (high in the example shown), logic 444 can generate a pulse corresponding to each pulse of CLK_CNT. Thus, a resulting count value stored by counter 440 can correspond to a duration of the pulse from Pulse Extender Output.


A typical clock available from test equipment used during manufacturing test can be 25 MHz. Given a 40 ns typical pulse width, and a 100× extension of the pulse width, a 25 MHz clock can generate a count of 100 for a typical corner. In some embodiments, a count value generated by a counter circuit (e.g., 408) can be read using a scan chain or a register interface.


Various embodiments of the process monitor circuits described herein, and equivalents, can be advantageously used to measure the variation of performance characteristics of integrated circuit devices in the presence of manufacturing process variations. Such process monitor circuits can advantageously provide a digitally readable measurement that allows process variation measurements without the use of special test equipment. The digital measurements provided by such process monitors can be read out without using any additional pins (e.g., using a scan chain or a register interface logic), and the digital measurements can be performed during normal operation of the integrated circuit and during power up.


Process monitor circuits described herein, and equivalents, can also be used to measure the variation of PMOS and NMOS transistors separately, and therefore, can enable independent determination of the PMOS and NMOS transistor manufacturing process corners. Process monitor circuits as described herein, or equivalents, can also be used to measure the variation of different transistor types separately, e.g., the manufacturing corners of LVT, SVT, and HVT transistors can be independently determined by using process monitors having a representative LVT, SVT, and HVT transistor respectively. In addition, the process monitor circuits as described herein, or equivalents, can be substantially insensitive to random variations of transistor performance characteristics, such as random dopant fluctuation, which can skew the process monitor measurements and introduce errors in determining the systematic manufacturing process variations. Advantageously, the process monitors described above can be used to determine process corners during a manufacturing test, since the process monitor measurement can be performed in a short time.


While embodiments can include process monitor circuits, other embodiments can include body bias control circuits for an IC device that use such process monitor circuits. In such embodiments, a body bias control circuit can adjust the body bias voltage for one or more groups of transistors in an IC device to provide a predetermined target transistor performance in the presence of manufacturing process variations. Such body bias control circuits can use the process monitor circuits described herein, or equivalents, to determine the manufacturing process corner and to adjust the body bias voltage to compensate for resulting transistor performance variations. For example, performance data generated by such process monitor circuits can be used to measure the transistor speed variation resulting from manufacturing process variations, and the body bias voltage can be adjusted in response to the monitor data to obtain a target transistor speed. In one embodiment, the target transistor speed is used to determine a target monitor data value, and the body bias voltage is adjusted until the monitor data measured by the process monitor is substantially equal to the target monitor data value.


In some embodiments, such process monitor circuits as described herein, or equivalents, can be used as part of a continuous feedback system, where such a process monitor circuit is used as a body bias monitor that monitors transistor performance as the body bias voltage is adjusted to achieve target transistor performance in order to compensate for manufacturing process variations. Such process monitor circuits preferably have a smooth and predictable response to body bias voltage.



FIG. 5A is a graph showing an NMOS process monitor circuit response, according to an embodiment, where the process monitor circuit utilizes an NMOS reference transistor. FIG. 5A shows a resulting output count (i.e., extended pulse width duration) for various reverse body bias voltages. It is noted from the figure that the response to NMOS bias voltage is substantially smooth and linear, while the response to the PMOS bias voltage is substantially zero.



FIG. 5B is a graph showing a PMOS process monitor circuit response, according to an embodiment, where the process monitor circuit utilizes a PMOS reference transistor. FIG. 5B shows a resulting output count (i.e., extended pulse width duration) for various reverse body bias voltages. It is noted from the figure that the response to PMOS bias voltage is substantially smooth and linear, while the response to the NMOS bias voltage is substantially zero.


Thus, process monitor circuits, as described herein and equivalents, can be used to independently adjust body bias voltages for NMOS and PMOS transistors to compensate for transistor performance variations. In alternative embodiments, such process monitor circuits can also be used to monitor transistor performance and compensate for transistor performance due to other factors, such as operating temperature, aging of the IC device. In some embodiments, such monitoring can be continuous during the operation of the IC. More specifically, although the descriptions herein are in the context of monitoring performance variation in transistors due to manufacturing process-related effects, the same circuits in the embodiments or the equivalents can be used to monitor performance variation due to any appropriate cause. It is to be noted that the nomenclature “process monitor” can refer generally to monitoring circuits that identify transistor performance characteristics that may be a result of process drifts or other factors that may affect transistor performance. “Process monitor” is not limited to a circuit that monitors variations arising from semiconductor processing. “Process corner” is not limited to semiconductor process-related characteristics. Rather, “process corner” is any characterization of a transistor performance in a given context, whether speed, leakage or other characteristic arising from anything that can cause a variation in transistor performance from nominal.


As described above, the PMOS and NMOS process monitor circuits according to embodiments, and equivalents, can be used to determine the process corner of the PMOS and NMOS reference transistors that are used by the respective process monitor circuits. Such operations are represented by graphs in FIGS. 6A and 6B.



FIG. 6A is a graph showing how a PMOS process monitor circuit response can be used to determine the manufacturing process corner of the reference PMOS transistor. The vertical axis of the graph shows the “relative slew rate to TT” (hereinafter referred to as “relative PMOS slew rate”), which is measured as the ratio of the slew rate measured by the PMOS process monitor to the slew rate for the TT (typical NMOS and typical PMOS) process corner. It is noted from the figure that the relative PMOS slew rate is different for different PMOS process corners, i.e., the relative PMOS slew rate is substantially different for the FF/SF corners (corresponding to fast PMOS process corners), the TT corner, and the FS/SS corners (corresponding to slow PMOS process corners). It is also noted that the PMOS slew rate and the PMOS process monitor performance is substantially independent of the NMOS process corner. Therefore, the relative PMOS slew rate can be used to determine the PMOS process corner.



FIG. 6B is a graph showing how the NMOS process monitor response can be used to determine the manufacturing process corner. The vertical axis of the graph shows the “relative slew rate to TT” (hereinafter referred to as “relative NMOS slew rate”), which is measured as the ratio of the slew rate measured by the NMOS process monitor to the slew rate for the TT (typical NMOS and typical PMOS) process corner. It is noted from the figure that the relative NMOS slew rate is different for different NMOS process corners, i.e., the relative NMOS slew rate is substantially different for the FF/FS corners (corresponding to fast NMOS process corners), the TT corner, and the SF/SS corners (corresponding to slow NMOS process corners). It is also noted that the NMOS slew rate and the NMOS process monitor performance is substantially independent of the PMOS process corner. Therefore, the relative NMOS slew rate can be used to determine the NMOS process corner.



FIG. 6C is a graph showing a response of a PMOS process monitor circuit, according to an embodiment, to reverse body bias voltages at different process corners. The graph shows the measured slew rate as a function of PMOS reverse bias voltage for three different process corners, SS (slow NMOS and PMOS), TT (typical NMOS and PMOS), and FF (fast NMOS and PMOS).



FIG. 6D is a graph showing a response of a NMOS process monitor circuit, according to an embodiment, to reverse body bias voltages at different process corners. The graph shows the measured slew rate as a function of NMOS reverse bias voltage for three different process corners, SS (slow NMOS and PMOS), TT (typical NMOS and PMOS), and FF (fast NMOS and PMOS).


It is observed from these graphs that the response of the PMOS and NMOS process monitors varies in response to both the reverse bias voltage, and the manufacturing process corners. Therefore, the PMOS and NMOS process monitors described above can be used as both a bias voltage monitor as well as a process monitor.


The PMOS and NMOS process monitor results shown above were obtained from simulations performed using process corner models, where the electrical characteristics of one of the transistor types (i.e., NMOS or PMOS) is substantially identical between the intermediate (i.e., FS or SF) and extreme (i.e., SS or FF) corners. These process corners (referred to hereinafter as “square” process corners) are different from conventional process corners, where the electrical characteristics of both the NMOS and PMOS transistors vary between the intermediate and extreme process corners. For the square process corners, the NMOS and PMOS transistor performance in the SF (slow NMOS, fast PMOS) corner are substantially identical to the NMOS transistor performance in the SS (slow NMOS, slow PMOS) corner, and the PMOS transistor performance in the FF (slow NMOS, fast PMOS) corner, respectively. On the other hand, the NMOS and PMOS transistor performance in the FS corner of the square process corners are substantially identical to the NMOS transistor performance in the FF corner and the PMOS transistor performance in the SS corner. The following table illustrates the difference between the conventional process corners and the square process corners, where the “+” table entry indicates a smaller change in transistor electrical characteristics as compared to the change corresponding to the “+++”.














TABLE I









Conventional






Process

Square Process



Corner

Corner













Corner
NMOS
PMOS
NMOS
PMOS







FF
+++
+++
+++
+++



FS
+

+++
−−−



TT
0
0
0
0



SF

+
−−−
+++



SS
−−−
−−−
−−−
−−−










While process monitor circuits and body bias control circuits as described herein and equivalents can be used to monitor any suitable circuit element type, particular embodiments can be included in ICs having transistor with high body coefficients. Examples of such transistors will now be described.



FIG. 7A shows a deeply depleted channel (DDC) type transistor 770, which can be included in embodiments. For example, a DDC transistor 770 can be a reference transistor that is monitored to reflect the performance of like DDC transistors 770 in an IC device. A DDC transistor 770 can be configured to have an enhanced body coefficient, along with the ability to set a threshold voltage (Vt) with enhanced precision. A DDC transistor 770 can include a gate electrode 782, source 784, drain 786, and a gate dielectric 788 positioned over a substantially undoped channel 711. A gate electrode 782 can have spacers 792 formed in its sides. Optional lightly doped source and drain extensions (SDE) 790 can be positioned respectively adjacent to source 784 and drain 786. Such extensions 790 can extend toward each other, reducing effective length of the substantially undoped channel 711. A body bias voltage can be applied to a well 717 via a body tap 783.


In FIG. 7A, the DDC transistor 770 is shown as an n-channel transistor having a source 784 and drain 786 made of n-type dopant material, formed upon a substrate such as a p-type doped silicon substrate providing a p-well 717. In addition, the n-channel DDC transistor 770 in FIG. 7A can include a highly doped screening region 715 made of p-type dopant material, and a threshold voltage set region 713 made of p-type dopant material.



FIG. 7B shows FinFET type transistor 770-B which can be included in embodiments as a reference circuit element corresponding to like elements in an IC device. The FinFET transistor 770-B can include a gate electrode 782-B and gate dielectric 788-B formed on opposing sides of a substantially undoped channel 711-B. The view of FIG. 7B is taken along a channel length. Thus, it is understood that source and drain regions can extend into and out of the view shown.



FIG. 7C shows a FinFET type transistor 770-C having a screening region 715-C which can be included in embodiments. As in the case of FIG. 7A, the FinFET transistor 770-C can have a screening region which can be configured to have an enhanced body coefficient, along with the ability to set a Vt with enhanced precision. The transistor 770-C includes a gate electrode 782-C and gate dielectric 788-C formed over a substantially undoped channel 711-C on opposing sides. However, unlike FIG. 7B, a highly doped screening region 715-C is formed in a substrate 719 below substantially undoped channel 711-C. Optionally, a Vt set region 713-C is formed between the screening region 715-C substantially undoped channel 711-C. As in the case of FIG. 7B, the view of FIG. 7C is taken along a channel length, and source and drain regions can extend into and out of the view, separated from screening region 715-C by portions of undoped channel region 711-C.


Embodiments of various structures and manufacturing processes suitable for use in DDC transistors are disclosed in U.S. Pat. No. 8,273,617, issued on Sep. 25, 2012, titled “Electronic Devices and Systems, and Methods for Making and Using the Same”, by Scott E. Thompson et al.; U.S. Pat. No. 8,530,286 issued on Sep. 10, 2013 titled “Low Power Semiconductor Transistor Structure and Method of Fabrication Thereof”; U.S. patent application Ser. No. 12/971,955 filed on Dec. 17, 2010 titled “Transistor with Threshold Voltage Set Notch and Method of Fabrication Thereof”; U.S. patent application Ser. No. 12/895,785 filed on Sep. 30, 2010 titled “Advanced Transistors With Threshold Voltage Set Dopant Structures”; and U.S. Pat. No. 8,400,219 issued on Mar. 19, 2013, titled “Analog Circuits Having Improved Transistors, and Method Therefor”, by Lawrence T. Clark et al; the disclosures of which are hereby incorporated by reference in their entirety.


In addition, methods and structures for modifying the threshold voltage of DDC transistors are discussed in pending U.S. patent application Ser. No. 13/459,971 titled “Multiple Transistor Types Formed in a Common Epitaxial Layer by Differential Out-diffusion from a Doped Underlayer”, filed Apr. 30, 2012, the entirety of which disclosure is incorporated by reference herein.


It is understood that, with appropriate change to substrate or dopant material, conductivities of any of the transistors described above can be switched (i.e., from p-channel to n-channel and vice versa).


The process and bias monitor circuits discussed above are advantageously used in IC devices that are implemented using DDC transistors having an enhanced body coefficient as compared to conventional nanoscale devices. The response of the DDC transistor can vary within a wider range to a change in the body bias voltage applied to the screening region. More specifically, the enhanced body coefficient of the DDC transistor can allow a broad range of ON-current and OFF-current that depends on the body bias voltage applied to the screening region, as compared to the body bias voltage applied to a conventional device. In addition, the DDC transistors have a better transistor matching coefficient (AVT), i.e., a lower threshold variation (σVT) than conventional devices. The lower σVT provides a lower minimum operating voltage VDD and a wider range of available nominal values of VT. The enhanced body coefficient of the DDC transistor can also allow a broad range of threshold voltage that depends on the body bias voltage applied to the screening region, as compared to the body bias voltage applied to a conventional device. The screening region allows effective body biasing for enhanced control of the operating conditions of a device or a group of devices to be set by controlling the applied body bias voltage. In addition, different operating conditions can be set for devices or groups of devices as a result of applying different body bias voltages.


While embodiments can include pulse extender circuits that rely on the discharging/charging of a capacitor, like that shown in FIG. 3A, other embodiments can include digital pulse extender circuits. Various embodiments of digital pulse extender circuits will now be described.


Digital pulse extender circuits, according to embodiments, can be used to generate an extended pulse signal having an extended pulse duration that is longer than the pulse duration of a received input pulse signal. There can be a predetermined ratio between the extended pulse duration and the input pulse duration.



FIG. 8 shows a digital pulse extender circuit 806, in accordance with one embodiment. Pulse extender circuit 806 can receive an input signal (pulse_1x) that can include an input pulse, and can generate an extended pulse on an output signal (pulse_128x). In the particular embodiment shown, an extended pulse duration can be approximately some power of two (e.g., 27) times the pulse duration of pulse_1x.


In the particular embodiment of FIG. 8, a pulse extender circuit 806 can receive input signal pulse_1x, which can include a pulse having a duration reflecting a circuit element performance, a clock input (r_clk), which can be a clock signal generated by a ring oscillator 880, and can output an extended pulse signal pulse_128x. Pulse extender circuit 806 can include a first frequency divider 882, a second frequency divider 884, a digital comparator 886, a MUX 888, output logic 890, and input logic 892. Optionally, a pulse extender circuit 806 can include a calibration MUX 894 for selectively inputting the input signal pulse pulse_1x or a calibration pulse (cal_pulse) according to a signal CARIB.


First frequency divider 882 can divide an input pulse according to clock signal r_clk to generate a count value corresponding to the duration of an input pulse of signal pulse_1x. In one embodiment, first frequency divider 882 can be a digital counter, and by operation of input logic 892, can receive clock signal r_clk as a clock input and pulse_1x signal as an enable signal. As a result, the counter can increment a count value while the pulse_1x signal is active (e.g., at a high logic level in FIG. 8). Thus, the value of the count in the counter is representative of the pulse duration of pulse_1x, as measured by the number of ring oscillator clock cycles within duration of the pulse_1x signal. In the very particular embodiment shown, the counter can be a 12-bit counter.


Second frequency divider 884 can also divide according to count clock r_clk. However, second frequency divider 884 can count for a multiple of the count value generated by first frequency divider 882. In the embodiment shown, second frequency divider 884 can also be a counter circuit. Second frequency divider 884 can start counting when the pulse_1x signal transitions to a high logic level, and can stop counting when the count value of the second frequency divider is some multiple (e.g., 128 times) the count in the first frequency divider 882. In one particular embodiment, such a second frequency divider can be implemented as a 19-bit counter, while the first frequency divider can be a 12-bit counter. A count value of the 19-bit counter can be representative of 128 times the pulse duration of the pulse_1x pulse duration, as measured by the number of ring oscillator clock cycles within the pulse_128x signal.


Referring still to FIG. 8, digital comparator 886 can receive a count from the first frequency divider 882 as a first input, and a count from the second frequency divider 884 as a second input (labeled in the figure as div12 and div19, respectively, in FIG. 8). Digital comparator 886 can assert an output signal “match” if the seven least significant bits of div19 are zero, and bits 7 through 18 of div19 are equal to bits 0 through 12 of div12, respectively. Therefore, the match signal is asserted when the count from the second divider is 128 times the count from the first divider.


According to embodiments, the extended pulse signal pulse_128x can be asserted when either pulse_1x or pulse_128x is at a high logic level, and it can be de-asserted once the match signal is asserted. In the embodiment shown in the figure, the extended pulse signal pulse_128x can be generated by operation of MUX 888 and logic 890 (which can be a FF).


By operation of input logic 892, second frequency divider 884 can receive count clock r_clk as a clock input and the extended pulse signal pulse_128x as an enable signal, such that the second frequency divider increments a count based on r_clk while pulse_128x signal is at a high logic level.


In the embodiment of FIG. 8, digital pulse extender circuit 806 can also operate in an optional calibration mode, where a calibration pulse input cal_pulse having a predetermined pulse width is selectively input to the digital pulse extender circuit 806 when the calibrate input CALIB to calibration MUX 894 is asserted. In the calibration mode, the pulse width of the extended pulse signal will be a multiple of the pulse width of the calibration pulse input (cal_pulse). For example, in the embodiment shown in FIG. 8, a pulse width of the extended pulse signal is 128 times the pulse width of an input pulse of signal cal_pulse. Thus, a pulse width of the extended pulse signal can be measured to verify and calibrate the operation of the digital pulse extender circuit.


A digital pulse extender circuit 806 can operate correctly and generate an extended pulse signal for a range of counting clock frequencies (e.g., ring oscillator output frequencies). Typically, a ring oscillator output frequency can be selected to be sufficiently high such that multiple ring oscillator cycles can fit within the pulse width of the input pulse signal pulse_1x. For example, if pulse width of the pulse input signal pulse_1x is in the range of 25 to 40 ns, the ring oscillator output frequency can be set to 2 GHz such that 50 to 80 ring oscillator cycles, respectively, can fit within the pulse width of the pulse_1x signal.


It is noted that even though the extended pulse signal has a duration that is 128 times the duration of the input pulse signal in the embodiment described above, alternative embodiments can use first and/or second dividers having different numbers of bits to generate an extended pulse signal having a duration that is a different multiple of the input pulse duration.


Embodiments of the digital pulse extender circuit described above can be used as part of a process monitor circuit, as described herein or equivalents, where such process monitor circuit generates a slew signal that depends on electrical characteristics of one or more representative circuit elements, such as NMOS or PMOS transistors. Such a signal slew can be converted into a pulse signal. Such a pulse signal can be provided as an input (e.g., pulse_1x) to a digital pulse extender circuit 806. Such process monitor circuits can be used to determine the electrical performance variation of the different transistor types as a result of manufacturing process or other sources of transistor variation.



FIG. 9 is a flow diagram of a method 900 according to an embodiment. A method 900 can generate body bias voltages based on process monitoring circuits, like those disclosed herein, or equivalents. A method 900 can include providing circuit elements for measuring variability according to process and/or operation conditions (902). Such an action can include providing circuit elements such as transistors of different conductivity types, including DDC type transistors, reflecting the performance variability arising from fabrication process and/or operating conditions. Monitor values can be generated reflecting performance dominating variations (904). Such an action can include generating monitoring values from the provided circuit elements corresponding to “corner” conditions. In particular embodiments, this can include generating a slew based monitor value as described herein, or equivalents. In some embodiments such an action can further include deriving biasing conditions, such as body bias values, that can compensate for corner conditions.


A method 900 can measure performance of preselected circuit elements for performance values (906). In some embodiments, this can include generating slew rate performance values for particular transistors of an IC device, as described herein, or an equivalent. Performance values can be compared to monitored values to generate operating points (908). In a very particular embodiment, such an action can include determining the corner conditions of transistors of an IC device (based on a set of previously generated monitored values). Such conditions can be compared to a desired performance.


A method 900 can generate body bias settings based on the operating points to establish the performance of a device (910). Such an action can include generating body bias voltages for groups of transistors based on a slew rate corresponding to a reference transistor of the same type. The body bias voltages can be applied in the device according to the body bias settings (912). Such an action can include the static application of body bias voltages, or the dynamic application of body bias voltages based on operational mode, temperature conditions, etc.



FIG. 10 shows an IC device 1000 according to another embodiment. An IC device 1000 can include various sections 1003-0 to 1003-2, any of which can include one or more body bias generator circuits that apply an adjustable body bias to various transistors. A value of such body bias voltages can be derived from a performance monitor values, including slew based performance monitor values as described herein, or equivalents.


IC device 1000 can include a first section 1003-0 that includes a first charge pump 1005-N and a second charge pump 1005-P. A first charge pump 1005-N can generate a global body bias voltage Vpump1 for n-channel transistors. A second charge pump 1005-P can generate a global body bias voltage Vpump2 for p-channel transistors. Such global body bias voltages (Vpump1/2) can be provided to each section (1003-0 to -2). In the embodiment shown, first and second charge pumps (1005-N/P) can generate global body bias voltages in response to a charge pump clock signal CLK_CP.


Each section (1003-0 to -2) can include one or more body bias generator circuits which can apply a body bias voltage to a group of transistors having a level established by bias set values. In some embodiments, bias set values can be generated using slew-based monitored values, as described herein, or equivalents. In a particular embodiment, body bias set values can be generated as described for block 910 in FIG. 9.


In FIG. 10, IC device 1000 can include an analog section 1003-0, a digital section 1003-1, and a memory section 1003-2. An analog section 1003-0 can include an n-channel transistor body bias generator circuit 1007-0, which can generate a body bias for n-channel transistors of section 1003-0 based on bias set values set_biasN0 and using global body bias Vpump1. Similarly, an analog section 1003-0 can also include a p-channel transistor body bias generator circuit 1009-0, which can generate a body bias for p-channel transistors of section 1003-0 based on bias set values set_biasP0 and using global body bias Vpump2.


Digital section 1003-1 can include body bias generator circuits like section 1003-0, but can include many more such circuits to enable different body biases for different circuit sections. N-channel body bias generator circuits are shown as 1007-00 to 0x, and each receive different bias set values set_biasN1. P-channel body bias generator circuits are shown as 1009-00 to 0y and each receive different bias set values set_biasP1.


Memory section 1003-2 can include body bias generator circuits like section 1003-0, but can include two more such circuits to enable different body biases for different circuit sections. N-channel body bias generator circuits are shown as 1007-10 to 1z, and each receive different bias set values set_biasN2. P-channel body bias generator circuits are shown as 1009-10 to 1w and each receive different bias set values set_biasP2.


In some embodiments, bias set values can be digital values. Further, charge pump 1005-N can generate a global bias voltage Vpump1 that is lower than the ground supply level of the IC device 1000, and charge pump 1005-P can generate a global bias voltage Vpump2 that is higher than the power supply level of the IC device 1000. A clock signal CLK_CP can operate at some nominal frequency (e.g., 25 MHz) but can be programmed or selected to operate at a higher or lower frequency.


Any or all of the various bias set values (set_biasN0, set_biasP0, set_biasN1, set_biasP1, set_biasN2, or set_biasP2) can be generated in response to a slew based process monitor circuit as described herein, or an equivalent.



FIG. 11 shows examples of a body bias generator circuits 1100-0/1 according to an embodiment. Body bias generator circuits (1100-0/1) can each use a low dropout regulator circuit (LDO) (1111) to generate body bias voltages (Vbn1, Vbn2) that are fractions of a global body bias voltage Vpump. A global body bias voltage Vpump can be provided by a voltage source 1105, which can be a charge pump, or the like.


In the embodiment shown, operating points for each LDO 1111 can be established by a bias set values (set1[x:0], set2[x:1]). Such bias set values (set1[x:0], set2[x:1]) can be applied to digital-to-analog converters (DAC) 1121 to generate an analog control value (actrl1, actrl2) for LDOs 1111. In the embodiment, LDOs 1111 can force their body bias voltages (Vbn1, Vbn2) to match the analog control values (actrl1, actrl2). In the very particular embodiment shown, bias set values ([set1[x:0], set2[x:1]) can be generated in response to slew based monitor values generated as described herein, and equivalents.


In the particular embodiment shown, each body bias generator circuit 1100-0/1 can include a comparator 1113 which can generate a lock signal (lock1, lock2) once a body bias voltage (Vbn1, Vbn2) matches its corresponding analog control value (actrl1, actrl2).



FIG. 12 shows examples of a body bias generator circuit 1200 according to another embodiment. Body bias generator circuit 1200 can control a body bias voltage based with a self-calibrating, continuous feedback control system. A feedback loop can include a process monitor circuit, such a slew-based process monitor circuit as described herein.


In the particular embodiment shown, body bias generator circuit 1200 can include an LDO 1211, process monitor circuit 1217, and a feedback circuit 1219, which in a particular embodiment, can be a proportional-integrator-derivative (PID) controller. LDO 1211 can establish a body bias voltage Vbn based on an analog control value actrl using a global body bias voltage Vpump from a voltage source, such as a charge pump 1205. A process monitor circuit 1217 can include one or more slew based process monitor circuits as described herein, or an equivalent.


In operation, a generated body bias voltage Vbn can be applied to one or more reference elements within process monitor circuit 1217. The performance of the reference element can be monitored. If performance does not meet a target value, feedback circuit 1219 can adjust an analog control signal (actrl) to adjust a bias voltage to bring circuit element performance toward a desired value. Such feedback can continue until a reference circuit element meets a desired performance.


As will be understood, wafers and die supporting multiple transistor types, including those with and without the described dopant layers and structures are contemplated for use with the embodiments and equivalents. Electronic devices that include the disclosed transistor structures or are manufactured in accordance with the disclosed processes can incorporate die configured to operate as “systems on a chip” (SoC), advanced microprocessors, radio frequency, memory, and other die with one or more digital and analog transistor configurations, and are capable of supporting a wide range of applications, including wireless telephones, communication devices, “smart phones”, embedded computers, portable computers, personal computers, servers, and other electronic devices. Electronic devices can optionally include both conventional transistors and transistors as disclosed, either on the same die or connected to other die via motherboard, electrical or optical interconnect, stacking or through used of 3D wafer bonding or packaging. According to the methods and processes discussed herein, a system having a variety of combinations of analog and/or digital transistor devices, channel lengths, and strain or other structures can be produced.


It should be appreciated that in the foregoing descriptions of exemplary embodiments, various features are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure aiding in the understanding of one or more of the various inventive aspects. This method of disclosure, however, is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single foregoing disclosed embodiment. Thus, the claims following the detailed description are hereby expressly incorporated into this detailed description, with each claim standing on its own as a separate embodiment of the invention.


It is also understood that the embodiments may be practiced in the absence of an element and/or step not specifically disclosed. That is, an inventive feature of the invention may be elimination of an element.


Accordingly, while the various aspects of the particular embodiments set forth herein have been described in detail, the present invention could be subject to various changes, substitutions, and alterations without departing from the spirit and scope of the invention.

Claims
  • 1. An integrated circuit, comprising: at least one slew generator circuit comprising at least one body biasable reference transistor, the slew generator circuit configured to generate at least a first signal having a slew rate that varies according to characteristics of the reference transistor;a pulse generator circuit configured to generate a pulse signal having a first pulse with a duration corresponding to the slew rate of the first signal;a counter configured to generate a count value corresponding to the duration of the first pulse;a pulse extender circuit coupled to receive the pulse signal and configured to generate an extended pulse signal with an extended pulse; whereinthe duration of the extended pulse is proportional to the duration of the first pulse;the at least one slew generator circuit includes an n-channel reference transistor and a p-channel reference transistor, each of the n-channel reference transistor and the p-channel transistor having a first threshold voltage setting; andthe integrated circuit includes other circuits that include transistors fabricated with the same process as the n-channel and p-channel reference transistors, the other circuits having transistors wherein at least some transistors have a second threshold voltage setting.
  • 2. The integrated circuit of claim 1, wherein: the at least one reference transistor includes a heavily doped region to which a body bias is coupled.
  • 3. The integrated circuit of claim 1, wherein: the at least one reference transistor further includes a body region, a substantially undoped channel and a doped screening region formed under the substantially undoped channel and above the body region, the screening region being doped to a higher concentration than the body region.
  • 4. The integrated circuit of claim 1, further including: circuits configured to adjust the operating characteristics of other transistors of the integrated circuit based on the duration of the first pulse, the characteristic selected from the group of: transistor speed and transistor power consumption.
  • 5. The integrated circuit of claim 1, wherein: the pulse extender receives an input pulse signal at a first pulse, and generates an extended pulse signal as a digital multiplier of the first pulse, the pulse extender further including a frequency divider.
  • 6. The integrated circuit of claim 1, further including: a pulse extender circuit coupled to receive the pulse signal and configured to generate an extended pulse signal with an extended pulse having a duration proportional to the first pulse; andthe counter increments a count value during the duration of the extended pulse.
  • 7. The integrated circuit of claim 1, wherein the at least one slew generator circuit includesan n-channel slew generator circuit configured to generate the first signal, and a slew rate of the first signal varies according to the operation of an n-channel reference transistor, anda p-channel slew generator circuit configured to generate a second signal, and a slew rate of the second signal varies according the operation of a p-channel reference transistor;wherein the integrated circuit includes other circuits that include transistors fabricated with the same process as the n-channel and p-channel reference transistors.
  • 8. The integrated circuit of claim 1, further comprising: at least one body bias control circuit configured to generate a body bias voltage for other transistors of the integrated circuit that varies in response to the count value.
  • 9. An integrated circuit, comprising: at least one slew generator circuit comprising at least one reference transistor, the slew generator circuit configured to generate at least a first slew signal having a slew rate that varies according to characteristics of the reference transistor;a pulse generator circuit coupled to receive the first slew signal and configured to drive a pulse signal to a first value when a level of the first slew signal is within first and second limits, and configured to drive the pulse signal to a second value when the level of the first slew signal is outside of the first and second limits;a counter configured to generate a count value corresponding to a duration of the pulse signal at the first value;a digital pulse extender circuit coupled to receive the pulse signal and configured to generate an extended pulse signal with an extended pulse, the duration of the extended pulse being proportional to the duration of the first pulse being at the first value; andat least one body bias control circuit configured to generate a body bias voltage for at least some portions of the integrated circuit in response to the duration of the extended pulse.
  • 10. The integrated circuit of claim 9, wherein: the at least one slew generator comprises a load capacitor coupled to the source-drain path of the at least one reference transistor;the pulse generator circuit includesa first comparator having one input coupled to receive a voltage from the load capacitor, and a second input coupled to a first limit voltage,a second comparator having one input coupled to receive the voltage from the load capacitor, and a second input coupled to a second limit voltage, andlogic circuits coupled to outputs of the first and second comparators, and configured to output the pulse signal.
  • 11. The integrated circuit of claim 9, wherein: the at least one reference transistor includes a body region and a screening region formed under a substantially undoped channel, the screening region positioned between the substantially undoped channel and the body region, with the screening region being doped to a higher concentration than body region.
  • 12. The integrated circuit of claim 9, wherein: the at least one slew generator circuit includesan n-channel slew generator circuit configured to generate the first pulse signal with a pulse having a duration that varies according to the operation of an n-channel reference transistor, anda p-channel slew generator circuit configured to generate a second pulse signal having a pulse duration that varies according the operation of a p-channel reference transistor; whereinthe integrated circuit includes other circuits that include transistors fabricated with the same process as the n-channel and p-channel reference transistors.
  • 13. An integrated circuit, comprising: at least one slew generator circuit comprising at least one body biasable reference transistor, the slew generator circuit configured to generate at least a first signal having a slew rate that varies according to characteristics of the reference transistor;a pulse generator circuit configured to generate a pulse signal having a first pulse with a duration corresponding to the slew rate of the first signal;a counter configured to generate a count value corresponding to a duration of the first pulse;a pulse extender circuit coupled to receive the pulse signal and configured to generate an extended pulse signal with an extended pulse;wherein the duration of the extended pulse is proportional to the duration of the first pulse; andwherein the pulse extender receives an input pulse signal at a first pulse, and generates an extended pulse signal as a digital multiplier of the first pulse, the pulse extender further including a frequency divider.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. application Ser. No. 14/081,264 filed Nov. 15, 2013 and entitled “Slew Based Process and Bias Monitors and Related Methods” which claims the benefit of U.S. Provisional Application 61/726,968, entitled “Slew Based Process and Bias Monitors and Related Methods” filed on Nov. 15, 2012, and 61/739,991, entitled “Digital Pulse Extender Circuit and Related Methods”, filed on Dec. 20, 2012, the entireties of which are hereby incorporated by reference.

US Referenced Citations (507)
Number Name Date Kind
3958266 Athanas May 1976 A
4000504 Berger Dec 1976 A
4021835 Etoh May 1977 A
4242691 Kotani Dec 1980 A
4276095 Beilstein, Jr. Jun 1981 A
4315781 Henderson Feb 1982 A
4518926 Swanson May 1985 A
4559091 Allen Dec 1985 A
4578128 Mundt Mar 1986 A
4617066 Vasudev Oct 1986 A
4662061 Malhi May 1987 A
4761384 Neppl Aug 1988 A
4780748 Cunningham Oct 1988 A
4819043 Yazawa Apr 1989 A
4885477 Bird Dec 1989 A
4908681 Nishida Mar 1990 A
4945254 Robbins Jul 1990 A
4956311 Liou Sep 1990 A
5034337 Mosher Jul 1991 A
5144378 Hikosaka Sep 1992 A
5156989 Williams Oct 1992 A
5156990 Mitchell Oct 1992 A
5166765 Lee Nov 1992 A
5208473 Komori May 1993 A
5294821 Iwamatsu Mar 1994 A
5298763 Shen Mar 1994 A
5369288 Usuki Nov 1994 A
5373186 Schubert Dec 1994 A
5384476 Nishizawa Jan 1995 A
5426328 Yilmaz Jun 1995 A
5444008 Han Aug 1995 A
5552332 Tseng Sep 1996 A
5559368 Hu Sep 1996 A
5608253 Liu Mar 1997 A
5622880 Burr Apr 1997 A
5624863 Helm Apr 1997 A
5625568 Edwards Apr 1997 A
5641980 Yamaguchi Jun 1997 A
5663583 Matloubian Sep 1997 A
5712501 Davies Jan 1998 A
5719422 Burr Feb 1998 A
5726488 Watanabe Mar 1998 A
5726562 Mizuno Mar 1998 A
5731626 Eaglesham Mar 1998 A
5736419 Naem Apr 1998 A
5753555 Hada May 1998 A
5754826 Gamal May 1998 A
5756365 Kakumu May 1998 A
5763921 Okumura Jun 1998 A
5780899 Hu Jul 1998 A
5847419 Imai Dec 1998 A
5856003 Chiu Jan 1999 A
5861334 Rho Jan 1999 A
5877049 Liu Mar 1999 A
5885876 Dennen Mar 1999 A
5889315 Farrenkopf Mar 1999 A
5895954 Yasumura Apr 1999 A
5899714 Farremkopf May 1999 A
5918129 Fulford, Jr. Jun 1999 A
5923067 Voldman Jul 1999 A
5923987 Burr Jul 1999 A
5936868 Hall Aug 1999 A
5946214 Heavlin Aug 1999 A
5985705 Seliskar Nov 1999 A
5989963 Luning Nov 1999 A
6001695 Wu Dec 1999 A
6020227 Bulucea Feb 2000 A
6043139 Eaglesham Mar 2000 A
6060345 Hause May 2000 A
6060364 Maszara May 2000 A
6066533 Yu May 2000 A
6072217 Burr Jun 2000 A
6087210 Sohn Jul 2000 A
6087691 Hamamoto Jul 2000 A
6088518 Hsu Jul 2000 A
6091286 Blauschild Jul 2000 A
6096611 Wu Aug 2000 A
6103562 Son Aug 2000 A
6121153 Kikkawa Sep 2000 A
6147383 Kuroda Nov 2000 A
6153920 Gossmann Nov 2000 A
6157073 Lehongres Dec 2000 A
6175582 Naito Jan 2001 B1
6184112 Maszara Feb 2001 B1
6190979 Radens Feb 2001 B1
6194259 Nayak Feb 2001 B1
6198157 Ishida Mar 2001 B1
6218892 Soumyanath Apr 2001 B1
6218895 De Apr 2001 B1
6221724 Yu Apr 2001 B1
6229188 Aoki May 2001 B1
6232164 Tsai May 2001 B1
6235597 Miles May 2001 B1
6245618 An Jun 2001 B1
6268640 Park Jul 2001 B1
6271070 Kotani Aug 2001 B2
6271551 Schmitz Aug 2001 B1
6288429 Iwata Sep 2001 B1
6297132 Zhang Oct 2001 B1
6300177 Sundaresan Oct 2001 B1
6313489 Letavic Nov 2001 B1
6319799 Ouyang Nov 2001 B1
6320222 Forbes Nov 2001 B1
6323525 Noguchi Nov 2001 B1
6326666 Bernstein Dec 2001 B1
6335233 Cho Jan 2002 B1
6358806 Puchner Mar 2002 B1
6380019 Yu Apr 2002 B1
6391752 Colinge May 2002 B1
6426260 Hshieh Jul 2002 B1
6426279 Huster Jul 2002 B1
6432754 Assaderaghi Aug 2002 B1
6444550 Hao Sep 2002 B1
6444551 Ku Sep 2002 B1
6449749 Stine Sep 2002 B1
6461920 Shirahata Oct 2002 B1
6461928 Rodder Oct 2002 B2
6472278 Marshall Oct 2002 B1
6482714 Hieda Nov 2002 B1
6489224 Burr Dec 2002 B1
6492232 Tang Dec 2002 B1
6500739 Wang Dec 2002 B1
6503801 Rouse Jan 2003 B1
6503805 Wang Jan 2003 B2
6506640 Ishida Jan 2003 B1
6518623 Oda Feb 2003 B1
6521470 Lin Feb 2003 B1
6534373 Yu Mar 2003 B1
6541328 Whang Apr 2003 B2
6541829 Nishinohara Apr 2003 B2
6548842 Bulucea Apr 2003 B1
6551885 Yu Apr 2003 B1
6552377 Yu Apr 2003 B1
6573129 Hoke Jun 2003 B2
6576535 Drobny Jun 2003 B2
6600200 Lustig Jul 2003 B1
6620671 Wang Sep 2003 B1
6624488 Kim Sep 2003 B1
6627473 Oikawa Sep 2003 B1
6630710 Augusto Oct 2003 B1
6660605 Liu Dec 2003 B1
6662350 Fried Dec 2003 B2
6667200 Sohn Dec 2003 B2
6670260 Yu Dec 2003 B1
6693333 Yu Feb 2004 B1
6724008 Fitzgerald Apr 2004 B2
6730568 Sohn May 2004 B2
6737724 Hieda May 2004 B2
6743291 Ang Jun 2004 B2
6743684 Liu Jun 2004 B2
6751519 Satya Jun 2004 B1
6753230 Sohn Jun 2004 B2
6760900 Rategh Jul 2004 B2
6770944 Nishinohara Aug 2004 B2
6787424 Yu Sep 2004 B1
6797553 Adkisson Sep 2004 B2
6797602 Kluth Sep 2004 B1
6797994 Hoke Sep 2004 B1
6808004 Kamm Oct 2004 B2
6808994 Wang Oct 2004 B1
6813750 Usami Nov 2004 B2
6821825 Todd Nov 2004 B2
6821852 Rhodes Nov 2004 B2
6822297 Nandakumar Nov 2004 B2
6831292 Currie Dec 2004 B2
6835639 Rotondaro Dec 2004 B2
6852602 Kanzawa Feb 2005 B2
6852603 Chakravarthi Feb 2005 B2
6881641 Wieczorek Apr 2005 B2
6881987 Sohn Apr 2005 B2
6891439 Jachne May 2005 B2
6893947 Martinez May 2005 B2
6900519 Cantell May 2005 B2
6901564 Stine May 2005 B2
6916698 Mocuta Jul 2005 B2
6917237 Tschanz Jul 2005 B1
6927463 Iwata Aug 2005 B2
6928128 Sidiropoulos Aug 2005 B1
6930007 Bu Aug 2005 B2
6930360 Yamauchi Aug 2005 B2
6957163 Ando Oct 2005 B2
6963090 Passlack Nov 2005 B2
6995397 Yamashita Feb 2006 B2
7002214 Boyd Feb 2006 B1
7008836 Algotsson Mar 2006 B2
7013359 Li Mar 2006 B1
7015546 Herr Mar 2006 B2
7015741 Tschanz Mar 2006 B2
7022559 Barnak Apr 2006 B2
7036098 Eleyan Apr 2006 B2
7038258 Liu May 2006 B2
7039881 Regan May 2006 B2
7045456 Murto May 2006 B2
7057216 Ouyang Jun 2006 B2
7061058 Chakravarthi Jun 2006 B2
7064039 Li Jun 2006 B2
7064399 Babcock Jun 2006 B2
7071103 Chan Jul 2006 B2
7078325 Curello Jul 2006 B2
7078776 Nishinohara Jul 2006 B2
7089513 Bard Aug 2006 B2
7089515 Hanafi Aug 2006 B2
7091093 Noda Aug 2006 B1
7105399 Dakshina-Murthy Sep 2006 B1
7109099 Tan Sep 2006 B2
7119381 Passlack Oct 2006 B2
7122411 Mouli Oct 2006 B2
7127687 Signore Oct 2006 B1
7132323 Haensch Nov 2006 B2
7169675 Tan Jan 2007 B2
7170120 Datta Jan 2007 B2
7176137 Perng Feb 2007 B2
7186598 Yamauchi Mar 2007 B2
7189627 Wu Mar 2007 B2
7199430 Babcock Apr 2007 B2
7202517 Dixit Apr 2007 B2
7208354 Bauer Apr 2007 B2
7211871 Cho May 2007 B2
7221021 Wu May 2007 B2
7223646 Miyashita May 2007 B2
7226833 White Jun 2007 B2
7226843 Weber Jun 2007 B2
7230680 Fujisawa Jun 2007 B2
7235822 Li Jun 2007 B2
7256639 Koniaris Aug 2007 B1
7259428 Inaba Aug 2007 B2
7260562 Czajkowski Aug 2007 B2
7294877 Rueckes Nov 2007 B2
7297994 Wieczorek Nov 2007 B2
7301208 Handa Nov 2007 B2
7304350 Misaki Dec 2007 B2
7307471 Gammie Dec 2007 B2
7312500 Miyashita Dec 2007 B2
7323754 Ema Jan 2008 B2
7332439 Lindert Feb 2008 B2
7348629 Chu Mar 2008 B2
7354833 Liaw Apr 2008 B2
7380225 Joshi May 2008 B2
7398497 Sato Jul 2008 B2
7402207 Besser Jul 2008 B1
7402872 Murthy Jul 2008 B2
7416605 Zollner Aug 2008 B2
7427788 Li Sep 2008 B2
7442971 Wirbeleit Oct 2008 B2
7449733 Inaba Nov 2008 B2
7462908 Bol Dec 2008 B2
7469164 Du-Nour Dec 2008 B2
7470593 Rouh Dec 2008 B2
7485536 Jin Feb 2009 B2
7487474 Ciplickas Feb 2009 B2
7491988 Tolchinsky Feb 2009 B2
7494861 Chu Feb 2009 B2
7496862 Chang Feb 2009 B2
7496867 Turner Feb 2009 B2
7498637 Yamaoka Mar 2009 B2
7501324 Babcock Mar 2009 B2
7503020 Allen Mar 2009 B2
7507999 Kusumoto Mar 2009 B2
7514766 Yoshida Apr 2009 B2
7521323 Surdeanu Apr 2009 B2
7531393 Doyle May 2009 B2
7531836 Liu May 2009 B2
7538364 Twynam May 2009 B2
7538412 Schulze May 2009 B2
7562233 Sheng Jul 2009 B1
7564105 Chi Jul 2009 B2
7566600 Mouli Jul 2009 B2
7569456 Ko Aug 2009 B2
7586322 Xu Sep 2009 B1
7592241 Takao Sep 2009 B2
7595243 Bulucea Sep 2009 B1
7598142 Ranade Oct 2009 B2
7605041 Ema Oct 2009 B2
7605060 Meunier-Beillard Oct 2009 B2
7605429 Bernstein Oct 2009 B2
7608496 Chu Oct 2009 B2
7615802 Elpelt Nov 2009 B2
7622341 Chudzik Nov 2009 B2
7638380 Pearce Dec 2009 B2
7642140 Bae Jan 2010 B2
7644377 Sax Jan 2010 B1
7645665 Kubo Jan 2010 B2
7651920 Siprak Jan 2010 B2
7655523 Babcock Feb 2010 B2
7673273 Madurawe Mar 2010 B2
7675126 Cho Mar 2010 B2
7675317 Perisetty Mar 2010 B2
7678638 Chu Mar 2010 B2
7681628 Josi Mar 2010 B2
7682887 Dokumaci Mar 2010 B2
7683442 Burr Mar 2010 B1
7696000 Liu Apr 2010 B2
7704822 Jcong Apr 2010 B2
7704844 Zhu Apr 2010 B2
7709828 Braithwaite May 2010 B2
7723750 Zhu May 2010 B2
7737472 Kondo Jun 2010 B2
7741138 Cho Jun 2010 B2
7741200 Cho Jun 2010 B2
7745270 Shah Jun 2010 B2
7750374 Capasso Jul 2010 B2
7750381 Hokazono Jul 2010 B2
7750405 Nowak Jul 2010 B2
7750682 Bernstein Jul 2010 B2
7755144 Li Jul 2010 B2
7755146 Helm Jul 2010 B2
7759206 Luo Jul 2010 B2
7759714 Itoh Jul 2010 B2
7761820 Berger Jul 2010 B2
7795677 Bangsaruntip Sep 2010 B2
7808045 Kawahara Oct 2010 B2
7808410 Kim Oct 2010 B2
7811873 Mochizuki Oct 2010 B2
7811881 Cheng Oct 2010 B2
7818702 Mandelman Oct 2010 B2
7821066 Lebby Oct 2010 B2
7829402 Matocha Nov 2010 B2
7831873 Trimberger Nov 2010 B1
7846822 Seebauer Dec 2010 B2
7855118 Hoentschel Dec 2010 B2
7859013 Chen Dec 2010 B2
7863163 Bauer Jan 2011 B2
7867835 Lee Jan 2011 B2
7883977 Babcock Feb 2011 B2
7888205 Herner Feb 2011 B2
7888747 Hokazono Feb 2011 B2
7895546 Lahner Feb 2011 B2
7897495 Ye Mar 2011 B2
7906413 Cardone Mar 2011 B2
7906813 Kato Mar 2011 B2
7910419 Fenouillet-Beranger Mar 2011 B2
7919791 Flynn Apr 2011 B2
7926018 Moroz Apr 2011 B2
7935984 Nakano May 2011 B2
7941776 Majumder May 2011 B2
7943462 Beyer May 2011 B1
7945800 Gomm May 2011 B2
7948008 Liu May 2011 B2
7952147 Ueno May 2011 B2
7960232 King Jun 2011 B2
7960238 Kohli Jun 2011 B2
7968400 Cai Jun 2011 B2
7968411 Williford Jun 2011 B2
7968440 Sccbauer Jun 2011 B2
7968459 Bedell Jun 2011 B2
7989900 Haensch Aug 2011 B2
7994573 Pan Aug 2011 B2
8004024 Furukawa Aug 2011 B2
8012827 Yu Sep 2011 B2
8029620 Kim Oct 2011 B2
8039332 Bernard Oct 2011 B2
8046598 Lee Oct 2011 B2
8048791 Hargrove Nov 2011 B2
8048810 Tsai Nov 2011 B2
8051340 Cranford, Jr. Nov 2011 B2
8053306 Carter Nov 2011 B2
8053340 Colombeau Nov 2011 B2
8063466 Kurita Nov 2011 B2
8067279 Sadra Nov 2011 B2
8067280 Wang Nov 2011 B2
8067302 Li Nov 2011 B2
8076719 Zeng Dec 2011 B2
8097529 Krull Jan 2012 B2
8103983 Agarwal Jan 2012 B2
8105891 Yeh Jan 2012 B2
8106424 Schruefer Jan 2012 B2
8106481 Rao Jan 2012 B2
8110487 Griebenow Feb 2012 B2
8114761 Mandrekar Feb 2012 B2
8119482 Bhalla Feb 2012 B2
8120069 Hynecek Feb 2012 B2
8129246 Babcock Mar 2012 B2
8129797 Chen Mar 2012 B2
8134159 Hokazono Mar 2012 B2
8143120 Kerr Mar 2012 B2
8143124 Challa Mar 2012 B2
8143678 Kim Mar 2012 B2
8148774 Mori Apr 2012 B2
8163619 Yang Apr 2012 B2
8169002 Chang May 2012 B2
8170857 Joshi May 2012 B2
8173499 Chung May 2012 B2
8173502 Yan May 2012 B2
8176461 Trimberger May 2012 B1
8178430 Kim May 2012 B2
8179530 Levy May 2012 B2
8183096 Wirbeleit May 2012 B2
8183107 Mathur May 2012 B2
8185865 Gupta May 2012 B2
8187959 Pawlak May 2012 B2
8188542 Yoo May 2012 B2
8196545 Kurosawa Jun 2012 B2
8201122 Dewey, III Jun 2012 B2
8214190 Joshi Jul 2012 B2
8217423 Liu Jul 2012 B2
8225255 Ouyang Jul 2012 B2
8227307 Chen Jul 2012 B2
8236661 Dennard Aug 2012 B2
8239803 Kobayashi Aug 2012 B2
8247300 Babcock Aug 2012 B2
8255843 Chen Aug 2012 B2
8258026 Bulucea Sep 2012 B2
8266567 El Yahyaoui Sep 2012 B2
8273617 Thompson Sep 2012 B2
8286180 Foo Oct 2012 B2
8288798 Passlack Oct 2012 B2
8294180 Doyle Oct 2012 B2
8299562 Li Oct 2012 B2
8324059 Guo Dec 2012 B2
8372721 Chen Feb 2013 B2
8466473 Cai Jun 2013 B2
8569128 Shifren Oct 2013 B2
8803233 Chang Aug 2014 B2
20010014495 Yu Aug 2001 A1
20020042184 Nandakumar Apr 2002 A1
20030006415 Yokogawa Jan 2003 A1
20030047763 Hieda Mar 2003 A1
20030122203 Nishinohara Jul 2003 A1
20030173626 Burr Sep 2003 A1
20030183856 Wieczorek Oct 2003 A1
20030215992 Sohn Nov 2003 A1
20040075118 Heinemann Apr 2004 A1
20040075143 Bae Apr 2004 A1
20040084731 Matsuda May 2004 A1
20040087090 Gradowski May 2004 A1
20040126947 Sohn Jul 2004 A1
20040175893 Vatus Sep 2004 A1
20040180488 Lee Sep 2004 A1
20040239391 Culler Dec 2004 A1
20050106824 Alberto May 2005 A1
20050116282 Pattanayak Jun 2005 A1
20050250289 Babcock Nov 2005 A1
20050280075 Ema Dec 2005 A1
20060006915 Yan Jan 2006 A1
20060022270 Boyd Feb 2006 A1
20060049464 Rao Mar 2006 A1
20060068555 Zhu et al. Mar 2006 A1
20060068586 Pain Mar 2006 A1
20060071278 Takao Apr 2006 A1
20060154428 Dokumaci Jul 2006 A1
20060197158 Babcock Sep 2006 A1
20060203581 Joshi Sep 2006 A1
20060220114 Miyashita Oct 2006 A1
20060223248 Venugopal Oct 2006 A1
20070040222 Van Camp Feb 2007 A1
20070117326 Tan May 2007 A1
20070158790 Rao Jul 2007 A1
20070212861 Chidambarrao Sep 2007 A1
20070238253 Tucker Oct 2007 A1
20080067589 Ito Mar 2008 A1
20080108208 Arevalo May 2008 A1
20080169493 Lee Jul 2008 A1
20080169516 Chung Jul 2008 A1
20080197439 Goerlach Aug 2008 A1
20080227250 Ranade Sep 2008 A1
20080237661 Ranade Oct 2008 A1
20080258198 Bojarczuk Oct 2008 A1
20080272409 Sonkale Nov 2008 A1
20090011537 Shimizu Jan 2009 A1
20090057746 Sugll Mar 2009 A1
20090108350 Cai Apr 2009 A1
20090134468 Tsuchiya May 2009 A1
20090224319 Kohli Sep 2009 A1
20090243667 Park Oct 2009 A1
20090302388 Cai Dec 2009 A1
20090309140 Khamankar Dec 2009 A1
20090311837 Kapoor Dec 2009 A1
20090321849 Miyamura Dec 2009 A1
20100012988 Yang Jan 2010 A1
20100038724 Anderson Feb 2010 A1
20100100856 Mittal Apr 2010 A1
20100148153 Hudait Jun 2010 A1
20100149854 Vora Jun 2010 A1
20100187641 Zhu Jul 2010 A1
20100207182 Paschal Aug 2010 A1
20100270600 Inukai Oct 2010 A1
20110059588 Kang Mar 2011 A1
20110073961 Dennard Mar 2011 A1
20110074498 Thompson Mar 2011 A1
20110079860 Verhulst Apr 2011 A1
20110079861 Shifren Apr 2011 A1
20110095811 Chi Apr 2011 A1
20110147828 Murthy Jun 2011 A1
20110169082 Zhu Jul 2011 A1
20110175170 Wang Jul 2011 A1
20110180880 Chudzik Jul 2011 A1
20110193164 Zhu Aug 2011 A1
20110212590 Wu Sep 2011 A1
20110230039 Mowry Sep 2011 A1
20110242921 Tran Oct 2011 A1
20110248352 Shifren Oct 2011 A1
20110294278 Eguchi Dec 2011 A1
20110309447 Arghavani Dec 2011 A1
20120007194 Sakakidani Jan 2012 A1
20120021594 Gurtej Jan 2012 A1
20120034745 Colombeau Feb 2012 A1
20120056275 Cai Mar 2012 A1
20120065920 Nagumo Mar 2012 A1
20120108050 Chen May 2012 A1
20120132998 Kwon May 2012 A1
20120138953 Cai Jun 2012 A1
20120146148 Iwamatsu Jun 2012 A1
20120146155 Hoentschel Jun 2012 A1
20120167025 Gillespie Jun 2012 A1
20120187491 Zhu Jul 2012 A1
20120190177 Kim Jul 2012 A1
20120223363 Kronholz Sep 2012 A1
Foreign Referenced Citations (13)
Number Date Country
0274278 Jul 1988 EP
0312237 Apr 1989 EP
0531621 Mar 1993 EP
0683515 Nov 1995 EP
0889502 Jan 1999 EP
1450394 Aug 2004 EP
59193066 Nov 1984 JP
4186774 Jul 1992 JP
8153873 Jun 1996 JP
8288508 Nov 1996 JP
2004087671 Mar 2004 JP
794094 Jan 2008 KR
WO 2011062788 May 2011 WO
Non-Patent Literature Citations (33)
Entry
Banerjee, et al., “Compensating Non-Optical Effects using Electrically-Driven Optical Proximity Correction”, Proc. of SPIE vol. 7275 7275OE (2009).
Cheng, et al., “Extremely Thin SOI (ETSOI) CMOS with Record Low Variability for Low Power System-on-Chip Applications”, Electron Devices Meeting (IEDM) (Dec. 2009).
Cheng, et al., “Fully Depleted Extremely Thin SOI Technology Fabricated by a Novel Integration Scheme Featuring Implant-Free Zero-Silicon-Loss, and Faceted Raised Source/Drain”, Symposium on VLSI Technology Digest of Technical Papers, pp. 212-213 (2009).
Drennan, et al., “Implications of Proximity Effects for Analog Design”, Custom Integrated Circuits Conference, pp. 169-176 (Sep. 2006).
Hook, et al., “Lateral Ion Implant Straggle and Mask Proximity Effect”, IEEE Transactions on Electron Devices, vol. 50, No. 9, pp. 1946-1951 (Sep. 2003).
Hori, et al., “A 0.1 μm CMOS with a Step Channel Profile Formed by Ultra High Vacuum CVD and In-Situ Doped Ions”, Proceeding of the International Electron Devices Meeting, New York, IEEE, US, pp. 909-911 (Dec. 5, 1993).
Matshuashi, et al., “High-Performance Double-Layer Epitaxial-Channel PMOSFET Compatible with a Single Gate CMOSFET”, Symposium on VLSI Technology Digest of Technical Papers, pp. 36-37 (1996).
Shao, et al., “Boron Diffusion in Silicon: The Anomalies and Control by Point Defect Engineering”, Materials Science and Engineering R: Reports, vol. 452, No. 3-4, pp. 65-114, Nov. 1, 2003 (Nov. 2012).
Sheu, et al., “Modeling the Well-Edge Proximity Effect in Highly Scaled MOSFETs”, IEEE Transactions on Electron Devices, vol. 53, No. 11, pp. 2792-2798 (Nov. 2006).
Komaragirl, R. et al., “Depletion-Free Poly Gate Electrode Architecture for Sub 100 Nanometer CMOS Devices with High-K Gate Dielectrics”, IEEE IEDM Tech Dig., San Francisco CA, 833-836 (Dec. 13-15, 2004).
Samsudin, K. et al., “Integrating Intrinsic Parameter Fluctuation Description into BSIMSOI to Forecast sub-15nm UTB SOI based 6T SRAM Operation”, Solid-State Electronics (50), pp. 86-93 (2006).
Wong, H. et al., “Nanoscale CMOS”, Proceedings of the IEEE, vol. 87, No. 4, pp. 537-570 (Apr. 1999).
Abiko, H. et al., “A Channel Engineering Combined with Channel Epitaxy Optimization and TED Suppression for 0.15μm n-n Gate CMOS Technology”, 1995 Symposium on VLSI Technology Digest of Technical Papers, pp. 23-24 (1995).
Chau, R. et al., “A 50nm Depleted-Substrate CMOS Transistor (DST)”, Electron Device Meeting 2001, IEDM Technical Digest, IEEE International, pp. 29.1.1-29.1.4 (2001).
Ducroquet, F. et al. “Fully Depleted Silicon-On Insulator nMOSFETs with Tensile Strained High Carbon Content Sil -yCy Channel”, ECS 210th Meeting, Abstract 1033 (2006).
Ernst, T. et al., “Nanoscaled MOSFET Transistors on Strained Si, SiGe, Ge Layers: Some Integration and Electrical Properties Features”, ECS Trans. 2006, vol. 3, Issue 7, pp. 947-961 (2006).
Goesele, U. et al., “Diffusion Engineering by Carbon in Silicon”, Mat. Res. Soc. Symp. vol. 610, pp. 1-12 (2000).
Hokazono, A. et al., “Steep Channel & Halo Profiles and Utilizing Boron-Diffusion-Barrier Layers (Si:C) for 32 nm Node and Beyond”, 2008 Symposium on VLSI Technology Digest of Technical Papers, pp. 112-113 (2008).
Hokazono, A. et al., “Steep Channel Profiles in n/pMOS Controlled by Boron-Doped Si:C Layers for Continual Bulk-CMOS Scaling”, IEDM09-676 Symposium, pp. 29.1.1-29.1.4 (2009).
Holland, OW and Thomas, DK “A Method to Improve Activation of Implanted Dopants in SiC”, Oak Ridge National Laboratory, Oak Ridge, TN, pp. 1-9 (2001).
Kotaki, H., et al., “Novel Bulk Dynamic Threshold Voltage MOSFET (B-DTMOS) with Advanced Isolation (SITOS) and Gate to Shallow-Well Contact (SSS-C) Processes for Ultra Low Power Dual Gate CMOS”, IEDM 96, pp. 459-462 (1996).
Lavéant, P. “Incorporation, Diffusion and Agglomeration of Carbon in Silicon”, Solid State Phenomena, vols. 82-84, pp. 189-194 (2002).
Noda, K. et al., “A 0.1-μm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy” IEEE Transactions on Electron Devices, vol. 45, No. 4, pp. 809-814 (Apr. 1998).
Ohguro, T. et al., “An 0.18-μm CMOS for Mixed Digital and Analog Applications with Zero-Volt-Vth Epitaxial-Channel MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 7, pp. 1378-1383 (Jul. 1999).
Pinacho, R. et al., “Carbon in Silicon: Modeling of Diffusion and Clustering Mechanisms”, Journal of Applied Physics, vol. 92, No. 3, pp. 1582-1588 (Aug. 2002).
Robertson, LS et al., “The Effect of Impurities on Diffusion and Activation of Ion Implanted Boron in Silicon”, Mat. Res. Soc. Symp. vol. 610, pp. B5 8.1-B56 8.6 (2000).
Scholz, R. et al., “Carbon-Induced Undersaturation of Silicon Self-Interstitials”, Appl. Phys. Lett. 72(2), pp. 200-202 (Jan. 1998).
Scholz, RF et al., “The Contribution of Vacancies to Carbon Out-Diffusion in Silicon”, Appl. Phys. Lett., vol. 74, No. 3, pp. 392-394 (Jan. 1999).
Stolk, PA et al., “Physical Mechanisms of Transient Enhanced Dopant Diffusion in Ion-Implanted Silicon”, J. Appl. Phys. 81(9), pp. 6031-6050 (May 1997).
Thompson, S. et al., “MOS Scaling: Transistor Challenges for the 21st Century”, Intel Technology Journal Q3' 1998, pp. 1-19 (1998).
Wann, C., et al., “Channel Profile Optimization and Device Design for Low-Power High-Performance Dynamic Threshold MOSFET”, IEDM 96, pp. 113-116 (1996).
Werner, P. et al., “Carbon Diffusion in Silicon”, Applied Physics Letters, vol. 73, No. 17, pp. 2465-2467 (Oct. 1998).
Yan, Ran-Hong et. al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, IEEE Transactions on Electron Devices, vol. 39, No. 7, pp. 1704-1711 (Jul. 1992).
Related Publications (1)
Number Date Country
20150303905 A1 Oct 2015 US
Provisional Applications (2)
Number Date Country
61726968 Nov 2012 US
61739991 Dec 2012 US
Divisions (1)
Number Date Country
Parent 14081264 Nov 2013 US
Child 14755689 US