Claims
- 1. A silicon-on-insulator (SOI) structure comprising:
- an SOI wafer including a silicon layer having an original thickness dimension formed upon an isolation oxidation layer; and
- a floating pair of SOI field effect transistors (FETs) connected by a conductive SOI body link;
- said conductive SOI body link formed in the silicon layer of said SOI wafer adjacent the isolation of oxidation layer for selectively connecting desired pairs of FETs and for allowing a connected pair to float to an equal potential.
- 2. The silicon-on-insulator (SOI) structure of claim 1, wherein said SOI body selective link includes a desired thickness dimension having a shallow trench isolation region formed on a top surface thereof, wherein the thickness dimension of said SOI body selective link and a thickness dimension of the shallow trench isolation region together are on the order of the original thickness dimension of the silicon layer of said SOI wafer.
- 3. The silicon-on-insulator (SOI) structure of claim 1, wherein said SOI body selective link includes an equilibration link for enabling any threshold voltage mismatch in two cross-coupled SOI FETs caused by any possibility of different body potential to be eliminated and a behavior of the two cross-coupled SOI FETs to be well controlled.
- 4. The silicon-on-insulator (SOI) structure of claim 3, wherein said SOI body selective equilibration link selectively connects desired n-type bodies of n-type driver SOI FETs of an SRAM cell.
- 5. The silicon-on-insulator (SOI) structure of claim 3, wherein said SOI body selective equilibration link selectively connects desired n-type bodies of SOI NFETs of a sense amplifier.
- 6. The silicon-on-insulator (SOI) structure of claim 3, wherein said SOI body selective equilibration link selectively connects desired p-type bodies of SOI PFETs of an SRAM cell.
- 7. The silicon-on-insulator (SOI) structure of claim 3, wherein said SOI body selective equilibration link selectively connects desired p-type bodies of SOI PFETs of a sense amplifier.
- 8. The silicon-on-insulator (SOI) structure of claim 1, wherein said SOI body selective link includes a link utilized in an integrated logic circuit having SOI bodies for linking selected SOI bodies together such that a circuit timing is not adversely affected by body potential variations, wherein the particular linked bodies include bodies of critical devices on a critical path of the logic circuit for which any threshold voltage (Vt) change would undesirably affect a timing of the logic circuit.
- 9. A silicon-on-insulator (SOI) structure comprising:
- an SOI wafer including a silicon layer having an original thickness dimension formed upon an isolation oxidation layer; and
- a floating pair of SOI field effect transistors (FETs) connected by a conductive SOI body link;
- said SOI body link formed in the silicon layer of said SOI wafer adjacent the isolation oxidation layer for selectively connecting desired pairs of SOI FETs and for allowing a connected pair to float to an equal potential, wherein said SOI body selective link includes a desired thickness dimension having a shallow trench isolation region formed on a top surface thereof, wherein the thickness dimension of said SOI body selective link and a thickness dimension of the shallow trench isolation region together are on the order of the original thickness dimension of the silicon layer of said SOI wafer, further wherein said SOI body selective link is an equilibration link for enabling any threshold voltage mismatch in two cross-coupled SOI FETs caused by any possibility of different body potential to be eliminated and an electrical behavior of the two cross-coupled SOI FETs to be well matched.
- 10. An integrated circuit including a silicon-on-insulator (SOI) structure comprising:
- an SOI wafer including a silicon layer having an original thickness dimension formed upon an isolation oxidation layer; and
- a floating pair of SOI field effect transistors (FETs) connected by a conductive SOI body link;
- said conductive SOI body link formed in the silicon layer of said SOI wafer adjacent the isolation oxidation layer for selectively connecting desired pairs of SOI FETs and for allowing a connected pair to float to an equal potential.
- 11. The integrated circuit of claim 10, wherein said SOI body selective link includes a desired thickness dimension having a shallow trench isolation region formed on a top surface thereof, wherein the thickness dimension of said SOI body selective link and a thickness dimension of the shallow trench isolation region together are on the order of the original thickness dimension of the silicon layer of said SOI wafer.
- 12. The integrated circuit of claim 10, wherein said SOI body selective link includes an equilibration link for enabling any threshold voltage mismatch in two cross-coupled SOI FETs caused by any possibility of different body potential to be eliminated and a behavior of the two cross-coupled SOI FETs to be well controlled.
- 13. The integrated circuit of claim 12, wherein said SOI body selective equilibration link selectively connects desired n-type bodies of n-type driver SOI FETs of an SRAM cell.
- 14. The integrated circuit of claim 12, wherein said SOI body selective equilibration link selectively connects desired n-type bodies of SOI NFETs of a sense amplifier.
- 15. The integrated circuit of claim 12, wherein said SOI body selective equilibration link selectively connects desired p-type bodies of SOI PFETs of an SRAM cell.
- 16. The integrated circuit of claim 12, wherein said SOI body selective equilibration link selectively connects desired p-type bodies of SOI PFETs of a sense amplifier.
- 17. The integrated circuit of claim 10, wherein said SOI body selective link includes a link utilized in an integrated logic circuit having SOI bodies for linking selected SOI bodies together such that a circuit timing is not adversely affected by body potential variations, wherein the particular linked bodies include bodies of critical devices on a critical path of the logic circuit for which any threshold voltage (Vt) change would undesirably affect a timing of the logic circuit.
Parent Case Info
This application claims priority from Provisional application Ser. No. 60/044,248 filed on Apr. 23, 1997.
US Referenced Citations (24)