SOI semiconductor device capable of preventing floating body effect

Information

  • Patent Application
  • 20020040998
  • Publication Number
    20020040998
  • Date Filed
    September 19, 2001
    23 years ago
  • Date Published
    April 11, 2002
    22 years ago
Abstract
The present invention provides an SOI device preventing the floating body effect, and a method for manufacturing the same. Disclosed is a method comprising the steps of: forming an isolation layer on a first silicon substrate; forming a conductive layer on the isolation layer and the first silicon substrate; forming a buried insulating layer on the conductive layer; bonding the second silicon substrate so as to contact with the buried insulating layer; exposing the isolation layer by removing backside of the first silicon substrate by selected thickness thereby defining a semiconductor layer; forming a transistor by forming a gate electrode, a source region and a drain region at selected portions of the semiconductor layer; etching a selected portion of the isolation layer so as to expose the conductive layer; and forming a body electrode to be contacted with the conductive layer within the isolation layer.
Description


BACKGROUND OF THE INVENTION

[0001] 1. Field of the Invention


[0002] The present invention generally relates to a silicon-on-insulator (SOI) semiconductor device, more particularly to an SOI semiconductor device capable of preventing floating body effect of the SOI device and method of manufacturing the same.


[0003] 2. Description of the Related Art


[0004] As semiconductor devices have high performance, the SOI substrate (hereinafter “SOI device”) has been suggested remarkably instead silicon substrate made of bulk silicon. The SOI substrate comprises a handling wafer as a supporting part, a buried insulating layer and a semiconductor layer to which a device is formed later on. An SOI device formed on an SOI substrate is completely isolated by a buried oxide layer and field oxide layer, especially a junction capacitance is reduced thereby achieving low power consumption and fast operation.


[0005]
FIG. 1 is a cross-sectional view showing a conventional SOI device in which a transistor is formed. As shown in the drawing, an SOI substrate 10 comprising of a handling wafer 11, a buried insulating layer 12 and a semiconductor layer 13, is provided. A field oxide layer 14 is formed on a selected portion of the semiconductor layer 13 of the SOI substrate 10 thereby defining an active region. A bottom of the field oxide layer 14 is in contact with the buried insulating layer 12. A gate electrode 16 having a gate insulating layer 15 is formed at a selected portion of the semiconductor layer 13, and a sidewall spacer 17 is formed of an insulating layer at both sidewalls of the gate electrode 16. Junction regions 18a, 18b are formed at the semiconductor layer 13 of both sidewalls of the gate electrode 16. Bottoms of the junction regions 18a, 18b are in contact with the buried insulating layer 12.


[0006] In a transistor formed on such SOI substrate, since the junction regions 18a, 18b are in contact with the buried insulating layer 12 and the junction capacitance is lower than the bulk silicon device thereby performing fast operation. Especially, thickness of the semiconductor layer 13 is below 100 nm, on-current of transistor can be increased.


[0007] However, if the semiconductor layer 13 to which a transistor is formed later on is separated by the field oxide layer 14 and the buried insulating layer 12, and the semiconductor layer 13 is formed of thin film, then potential within a channel region is higher than that within a conventional MOS transistor when the channel layer is completely depleted. Moreover, a potential barrier between source region and the channel region is lowered. Holes generated by the impact ions of the depletion layer at drain side, are temporarily stored in the channel region. By doing so, potential in the channel region is raised and electrons are rapidly injected from the source region to the channel region. Thus, the floating body effect, i.e. a decrease of voltage between the source and the drain regions. When such floating body effect is occurred, malfunction of semiconductor device is also occurred.



SUMMARY OF THE INVENTION

[0008] The object of the present invention is to provide an SOI device capable of forming thin semiconductor layer and also preventing the floating body effect, and a method for manufacturing the same.


[0009] In one aspect, the present invention provides an SOI device comprising: a substrate; a buried insulating layer formed on the substrate; a conductive layer formed on the buried insulating layer; a semiconductor layer formed on the conductive layer; an isolation layer formed on a selected portion of the semiconductor layer and defining an active region; a transistor comprising a gate electrode formed on a selected portion of the active region of the semiconductor layer, and source and drain regions formed at the active regions of both sides of the gate electrode; and a body electrode formed to be contacted with the conductive layer within the isolation layer, and applying a selected degree of voltage to the conductive layer.


[0010] In another aspect, the present invention provides a method for fabricating SOI device comprising the steps of: forming an isolation layer on a first silicon substrate; forming a conductive layer on the isolation layer and the first silicon substrate; forming a buried insulating layer on the conductive layer; bonding the second silicon substrate so as to contact with the buried insulating layer; exposing the isolation layer by removing backside of the first silicon substrate by selected thickness thereby defining a semiconductor layer; forming a transistor by forming a gate electrode, a source region and a drain region at selected portions of the semiconductor layer; etching a selected portion of the isolation layer so as to expose the conductive layer; and forming a body electrode to be contacted with the conductive layer within the isolation layer.







BRIEF DESCRIPTION OF THE DRAWINGS

[0011] The foregoing and other objects, aspects advantages will be better understood from the following detailed description of the invention with reference to the drawings, in which:


[0012]
FIG. 1 is a cross-sectional view showing a conventional SOI device.


[0013]
FIGS. 2A to 2I are cross-sectional views for showing the method for fabricating SOI device according to the present invention.







DETAILED DESCRIPTION OF THE INVENTION

[0014] Hereinafter, preferred embodiment of this invention will be explained in detail with reference to the accompanying drawings.


[0015] Referring to FIG. 2A, a photoresist pattern 21 is formed at a selected portion of a first silicon substrate 20 so that an isolation region to be formed later on is exposed.


[0016] Referring to FIG. 2B, by using the photoresist pattern 21 as a mask, the exposed first silicon substrate is etch by a selected depth thereby forming a trench 22. At this time, according to depth of the trench 22, thickness of a semiconductor layer to which a device is formed, is selected. In this embodiment, the thickness of trench 22 is set below 100 nm approximately.


[0017] As shown in FIG. 2C, a thermal oxide layer 23 is formed by a known thermal oxidation process on the first silicon substrate 20 in which the trench 22 is formed. An oxide layer 24 for trench-filling is formed with thickness sufficient to fill the trench 22 according to the chemical vapor deposition (CVD) method.


[0018] Next, referring to FIG. 2D, the oxide layer 24 for trench-filling is etched-back or chemical mechanical polished until a surface of the first silicon substrate 20 is exposed, thereby forming a trench isolating layer 25 within the trench 22.


[0019] As shown in FIG. 2E, a conductive layer 26 for preventing the floating body effect is formed with thickness of below 100 nm on the first silicon substrate 20 in which the trench 22 is formed. The conductive layer 26 is formed of, for example a doped-silicon layer or a doped-polysilicon layer. At this time, the conductive layer 26 is formed by the method of LPCVD (low pressure chemical vapor deposition), PECVD (plasma enhanced chemical vapor deposition), ECR (electron cyclone resonator), APCVD (atmosphere pressure chemical vapor deposition) or photoCVD (chemical vapor deposition). Further, when the conductive layer is formed of the doped-silicon layer or the doped-polysilicon layer, dopant can be injected at the same time the conductive layer 26 is deposited. Also, the conductive layer 26 can be formed of intrinsic silicon layer or intrinsic polysilicon layer, and then the POCl3 doping or impurities can be further injected. At this time, type of the impurities injected to the conductive layer 26 is preferably opposite to type of an SOI device to be formed later on. For instance, if an NMOS is planned to be formed, P type impurities, e.g. B ions are injected to the conductive layer 26, and if a PMOS is planned to be formed, N type impurities, e.g. P ions are injected to the conductive layer 26.


[0020] As shown in FIG. 2F, a buried insulating layer 27 is deposited on the conductive layer 26 according to the CVD method or the thermal oxidation process.


[0021] Next, as shown in FIG. 2G, one face of a second silicon substrate 30 for handling is bonded with the buried insulating layer 27 of the first silicon substrate 20. The second silicon substrate 30 and the first silicon substrate 20 are thermally attached at a selected temperature.


[0022] As shown in FIG. 2H, the first silicon substrate 20 is grinded and polished to expose the surface of trench isolating layer 25, thereby forming a semiconductor layer 200. At this time, an active region is defined in the semiconductor layer 200 by the trench isolating layer 25. Therefore, an SOI substrate is completed.


[0023] Afterward, referring to FIG. 2I, a gate oxide layer 31 and a gate electrode 32 are formed at a selected portion of the semiconductor layer 200. At this time, the gate electrode 32 is formed of a doped-polysilicon layer. Impurities are injected to the semiconductor layer 200 between the gate electrode 32 and the trench isolating layer 25 thereby forming source and drain regions 34a, 34b. Afterward, a selected portion of the trench isolating layer 25 is etched so that a selected portion of the conductive layer 26 is exposed. Next, a body electrode 35 is formed in the trench isolating layer 25 so as to contact with the exposed conductive layer 26. Herein, the conductive layer 26 is contacted with the semiconductor layer 200, thereby preventing a floating of the semiconductor layer 200.


[0024] Operation of the SOI device is as follows.


[0025] When voltage above threshold voltage is applied to the gate electrode 32, current is flowed between the source and the drain regions 34a,34b. At this time, energy of electrons (in case of NMOS device) flowing in the channel is increased by the voltage applied to the drain region 34b. Thus, the electrons having high energy is crashed with silicon lattice at the drain region 34b, thereby occurring electrons and holes due to impact ionization. At this time, the occurred electrons flow into the drain region according to electric field, however holes are gathered from the channel region to the source region 34a having lower potential. However, in the present invention, since the semiconductor layer 200 is contacted with the conductive layer 26 to which a selected voltage is applied, the potential of a channel region which is formed at the semiconductor layer by the conductive layer 26 is adjusted. That is to say, since a lower voltage such as ground voltage is continuously applied to the body electrode 35, holes (minority of carriers) occurred when the transistor is turned on, is discharged toward the body electrode 35. Thereby preventing the body floating effect.


[0026] As discussed above, according to the present invention, there is formed the conductive layer between the semiconductor layer and the buried insulating layer so as to adjust the potential of the channel layer. Therefore, the floating body effect is completely prevented since the potential of the channel region is adjustable even though the semiconductor layer in which an SOI device is formed later on, is formed of a thin film.


[0027] While the present invention has been described with reference to certain preferred embodiment, various other modifications will be apparent to and can be readily made by those skilled in the art without departing from the scope and spirit of the present invention.


Claims
  • 1. A silicon-on-insulator (SOI) semiconductor device comprising: a substrate; a buried insulating layer formed on the substrate; a conductive layer formed on the buried insulating layer; a semiconductor layer formed on the conductive layer; an isolation layer formed on a selected portion of the semiconductor layer and defining an active region; a transistor comprising a gate electrode formed on a selected portion of the active region of the semiconductor layer, and source and drain regions formed at the active regions of both sides of the gate electrode; and a body electrode formed to be contacted with the conductive layer within the isolation layer, and applying a selected degree of voltage to the conductive layer.
  • 2. The SOI semiconductor device of claim 1, wherein the conductive layer is formed of a doped-silicone layer or a doped-polysilicon layer.
  • 3. The SOI semiconductor device of claim 1, wherein type of impurities injected to the conductive layer is opposite to that of impurities of source and drain regions of the transistor.
  • 4. The SOI semiconductor device of claim 1, wherein the isolation layer is a trench type.
  • 5. The SOI semiconductor device of claim 1, wherein thickness of the semiconductor layer is below 100 nm approximately.
  • 6. A method for fabricating SOI semiconductor device comprising the steps of: forming an isolation layer on a first silicon substrate; forming a conductive layer on the isolation layer and the first silicone substrate; forming a buried insulating layer on the conductive layer; bonding the second silicon substrate so as to contact with the buried insulating layer; exposing the isolation layer by removing backside of the first silicon substrate by selected thickness thereby defining a semiconductor layer; forming a transistor by forming a gate electrode, a source region and a drain region at selected portions of the semiconductor layer; etching a selected portion of the isolation layer so as to expose the conductive layer; and forming a body electrode to be contacted with the conductive layer within the isolation layer.
  • 7. The method of claim 6, wherein the step of forming the isolation layer further comprises the steps of: forming a trench by etching an isolation region to be formed later on at the first silicon substrate by a selected depth; forming a thermal oxide layer on a surface of the trench; forming an oxide layer for filling on the thermal oxide layer; and chemical mechanical polishing the oxide layer for filling until a surface of the first silicon substrate is exposed.
  • 8. The method of claim 6, wherein the conductive layer is formed of a doped-silicon layer or a doped-semiconductor layer.
  • 9. The method of claim 8, wherein a dopant injected to the conductive layer has different type from a dopant consisting the source and the drain regions.
  • 10. The method of claim 9, wherein the conductive layer is formed according to a method of LPCVD (low pressure chemical vapor deposition), PECVD (plasma enhanced chemical vapor deposition), ECR (electron cyclone resonator), APCVD (atmosphere pressure chemical vapor deposition) or photo-CVD (chemical vapor deposition)
  • 11. The method of claim 9, wherein in the step of forming the conductive layer, dopants are injected at the same time the conductive layer is deposited.
  • 12. The method of claim 9, wherein the step of forming the conductive layer further comprises the steps of: injecting silicon or polysilicon in the intrinsic state; and further injecting impurities to the silicon or polysilicon.
  • 13. The method of claim 6, wherein the buried insulating layer is deposited by the CVD process or the thermal oxidation process.
Priority Claims (1)
Number Date Country Kind
98-58550 Dec 1998 KR
Divisions (1)
Number Date Country
Parent 09468518 Dec 1999 US
Child 09955028 Sep 2001 US