Field of the Invention
The present invention relates to a technology of reducing magnetic noise caused in ground wiring in a solid-state image pickup element.
Description of the Related Art
In recent years, higher and higher image quality is desired in a solid-state image pickup element. In order to realize high image quality, noise suppression is essential. As such a method of suppressing noise, a technology of suppressing noise caused by a power supply configured to drive the solid-state image pickup element is described in, for example, Japanese Patent Application Laid-Open No. 2008-85994. In the technology described in Japanese Patent Application Laid-Open No. 2008-85994, noise is suppressed through holding, in a hold capacitor, a reference signal of a readout circuit.
In the related art described in Japanese Patent Application Laid-Open No. 2008-85994, noise caused in a signal line of the readout circuit can be suppressed, but noise caused in ground wiring is not taken into consideration. However, when there is a magnetic field, the influence of magnetic noise on the ground wiring cannot be neglected. The reason is that, when the ground wiring, together with a substrate inside or outside the solid-state image pickup element, is in the shape of a loop, induced electromotive force by Faraday's Law is caused in the ground wiring, and appears on a sensor output image as magnetic noise. Therefore, the technology described in Japanese Patent Application Laid-Open No. 2008-85994 has a problem in that magnetic noise caused in the ground wiring cannot be reduced.
According to one embodiment of the present invention, there is provided a solid-state image pickup element, comprising: a semiconductor substrate including a pixel well region and a peripheral well region; a pixel ground wiring arranged on the pixel well region; a peripheral ground wiring arranged on the peripheral well region; a plurality of pixel well contacts connecting the pixel ground wiring and the pixel well region; a plurality of peripheral well contacts connecting the peripheral ground wiring and the peripheral well region; a plurality of pixels arranged in the pixel well region in a plurality of columns, each of the plurality of pixels being configured to output a pixel signal; a readout circuit arranged in the peripheral well region, the readout circuit including a first input terminal configured to receive the pixel signal from each of the plurality of pixels and a second input terminal configured to receive a reference signal; a reference signal circuit arranged in the peripheral well region, the reference signal circuit including a first electrode to which a ground voltage is supplied, and being configured to output the reference signal to the second input terminal of the readout circuit; and a wiring connecting the first electrode of the reference signal circuit and the pixel ground wiring, wherein a resistance value R1 of an electrical path from one of the plurality of pixel well contacts to the first electrode and a resistance value R2 of an electrical path from one of the plurality of peripheral well contacts closest to the first electrode to the first electrode satisfy a relationship of R1<R2.
Further features of the present invention will become apparent from the following description of exemplary embodiments with reference to the attached drawings.
Preferred embodiments of the present invention will now be described in detail in accordance with the accompanying drawings.
A solid-state image pickup device according to a first embodiment of the present invention is described with reference to
Differential amplifier circuits 30 are arranged in the peripheral well region 100 in which the peripheral ground wiring 50 is arranged. A plurality of differential amplifier circuits 30 are arranged correspondingly to a plurality of columns of the plurality of pixels 10. The differential amplifier circuit 30 reads a signal from a plurality of pixels 10 included in a column corresponding thereto with reference to a reference signal. More specifically, the differential amplifier circuit 30 amplifies a difference between a signal that is input to a non-inverting input terminal (+) thereof and a signal that is input to an inverting input terminal (−) thereof and outputs the amplified signal to an image signal processing unit outside the solid-state image pickup element 1 (see
Through turning off the switch transistor 300, the hold capacitor 200 holds a reference signal Vref supplied from the reference signal source. Further, the switch transistor 300 is connected to the control electrode of the hold capacitor 200, and charges and discharges charge depending on the reference signal Vref held by the hold capacitor 200 in accordance with a control pulse P1 that is output from the peripheral circuit control unit 71 (see, for example, Japanese Patent Application Laid-Open No. 2008-85994). More specifically, when the switch transistor 300 is turned on before the operation of reading a signal from the pixel 10, the reference signal Vref is output to the non-inverting input terminal (+) of the differential amplifier circuit 30. At the same time, charge depending on the reference signal Vref is charged in the hold capacitor 200. When charge depending on the reference signal Vref is charged in the hold capacitor 200, even if the switch transistor 300 is turned off, the reference signal Vref for the operation of reading the signal from the pixel 10 is output from the hold capacitor 200. Therefore, through turning off the switch transistor 300, noise caused by the reference signal source can be reduced.
A plurality of peripheral well contacts 43 configured to connect the peripheral well region 100 and the peripheral ground wiring 50 are arranged on the peripheral well region 100. The peripheral ground wiring 50 is electrically connected to an external ground voltage outside the solid-state image pickup element 1 via an external ground terminal 60. On the other hand, a plurality of pixel well contacts 42 configured to connect the pixel well region 101 and the pixel ground wiring 51 are arranged on the pixel well region 101. Further, the pixel ground wiring 51 is electrically connected to the peripheral ground wiring 50 via a ground connecting part 52. Ground terminals of the photoelectric convertors and the amplifier units of the respective pixels 10 (hereinafter simply referred to as “ground terminals of the pixels 10”) are electrically connected to the pixel ground wiring 51 via the pixel well contacts 42. The pixel well region 101 forms the ground terminals of the pixels 10. The pixel well contacts 42 and the peripheral well contacts 43 are not necessarily required to be regularly arranged as illustrated in
The ground electrode 53 and the control electrode are formed of a conductive material. Further, it is only necessary that the first contact 48 electrically connect the ground electrode 53 of the hold capacitor 200 to the pixel ground wiring 51. The first contact 48 and the pixel ground wiring 51 may be connected to each other via separate additional wiring. In this embodiment, the material forming the ground electrode 53 and the material forming the first contact 48 are different from each other. An end of the ground electrode 53 may be defined by an interface with a different material. In general, a process of forming the ground electrode 53 and a process of forming the first contact 48 are different from each other. For example, the ground electrode 53 is formed by patterning a metal layer. On the other hand, the first contact 48 is formed by embedding metal in a through hole formed in an insulating layer. As a modified example, the ground electrode 53 and the first contact 48 may be formed of the same material. For example, when the wiring is formed by a dual damascene process, the ground electrode 53 and the first contact 48 can be formed of the same material. In this case, a conductive material different from the material of the ground electrode 53 and the first contact 48, for example, a barrier metal may be arranged between the ground electrode 53 and the first contact 48. A plurality of processes of forming channels having different widths in the dual damascene process, which is used when the wiring is formed, are herein treated as different processes. Alternatively, the ground electrode 53 and the pixel ground wiring 51 may be integral with each other in the same wiring layer. This can eliminate the first contact 48. In this case, the ground electrode 53 is formed simultaneously with the pixel ground wiring 51. Further, an end of the ground electrode 53 is defined by projecting an end of the control electrode 54, which is opposite thereto, in a direction perpendicular to a surface of the semiconductor substrate. Further, an end of the pixel ground wiring 51 is defined by projecting the pixel well region 101 in the direction perpendicular to the surface of the semiconductor substrate. Further, through arranging the hold capacitor 200 in a well region separated from the peripheral well region 100, it is possible to use the separated well region as the ground electrode 53. In other words, the ground electrode 53 may be formed of a semiconductor region having a predetermined impurity concentration.
It is only necessary that the second contact 47 can electrically connect the control electrode 54 of the hold capacitor 200 to the wiring 58 to which the reference signal Vref is supplied. The second contact 47 can be eliminated through integrating the control electrode 54 with the wiring 58 to which the reference signal Vref is supplied.
When the magnetic flux B is in the opposite direction by 180°, the direction of the electromotive force and the direction of the current are in the opposite directions. Further, when the magnetic flux B is in a slanting direction with respect to a plane of the loop of the ground wiring, electromotive force is caused by a component of the magnetic flux B in a direction perpendicular to the plane of the loop. The electromotive force causes a voltage distribution in the ground loop in which the voltage is originally uniform, and the signal from the pixel 10 is influenced by the ground voltage distribution. This appears as pattern noise (magnetic noise) in an image output by the solid-state image pickup element 1. The external ground wiring 90 is not necessarily required to be in the package. Even when the solid-state image pickup element 1 is connected to a PCB substrate, if the ground loop is formed as described above, electromotive force is caused. Further, the ground loop is not necessarily required to be an electrically closed loop. For example, even when there is a break in the external ground wiring 90, the induced electromotive force V may be caused across the ground wiring 55 of the solid-state image pickup element 1.
Correspondence between the configuration of the solid-state image pickup element 1 illustrated in
Next, in the pixel well region 101, among the plurality of pixel well contacts 42 connected to the pixel ground wiring 51, a pixel well contact 42 having the smallest electrical resistance value to the point A is referred to as the point B. Similarly, in the peripheral well region 100, among the plurality of peripheral well contacts 43 connected to the peripheral ground wiring 50, a peripheral well contact 43 that is arranged closest to the ground electrode 53 is referred to as the point C. In this embodiment, when electrical resistance values from the plurality of peripheral well contacts 43, respectively, to the ground electrode 53 are compared to each other, the electrical resistance value from the peripheral well contact 43 arranged at the point C to the ground electrode 53 is the smallest. The point A, the point B, and the point C are illustrated in
Next, among the peripheral well contacts 43 connected to the ground terminals of the differential amplifier circuits 30, a peripheral well contact 43 having the smallest electrical resistance value to the point A is referred to as the point Q. The ground terminal of the differential amplifier circuit 30 is, for example, a source region of a MOS transistor included in the differential amplifier circuit 30. The ground terminal of the differential amplifier circuit 30 is connected to the peripheral ground wiring. Further, a pixel well contact 42 connected to the ground terminal of the pixel 10 that is the farthest from the differential amplifier circuit 30 in the same column as the differential amplifier circuit 30 is referred to as the point S. Similarly, a pixel well contact 42 connected to the ground terminal of the pixel 10 that is the closest to the differential amplifier circuit 30 in the same column as the differential amplifier circuit 30 is referred to as the point S′. When there are a plurality of points S or S′, a peripheral well contact 43 having the smallest electrical resistance value from the ground terminal of the pixel 10 is representatively referred to as the point S or the point S′. The point Q, the point S, and the point S′ are illustrated in
Among the external ground terminals 60 connecting the peripheral ground wiring 50 to a reference voltage outside the solid-state image pickup element 1, the external ground terminal 60 connected to the ground terminal of the differential amplifier circuit 30 without passing through the pixel ground wiring 51 is referred to as the point P. Further, the external ground terminal 60 connected to the ground terminal of the differential amplifier circuit 30 via the pixel ground wiring 51 is referred to as the point O. The point P and the point O are illustrated in
Next, electrical resistance values between the respective points in the equivalent circuit of the ground loop illustrated in
Next, the electrical resistance between the points A and S is described. The electrical resistance value between the points A and B is represented by R1 and the electrical resistance value between the points S′ and S is represented by R11. In this case, the point B and the point S′ are close to each other. The electrical resistance value between the points B and S′ is sufficiently small with respect to the electrical resistance value R11 between the points S′ and S, and is thus ignorable on the equivalent circuit. Therefore, the electrical resistance value between the points A and S is approximated as R11+R1.
Next, the electrical resistance between the points S and 0 is described. A portion between the points S and 0 is equivalent to a portion between the points S′ and P in terms of the circuit, and thus, the portion between the points S and 0 can be regarded as being equivalent to a series connection between the points A and S′ (electrical resistance value R1) and the points A and P (electrical resistance value R2). Therefore, the electrical resistance value between the points S and 0 is approximated as R1+R2.
The pixel ground wiring 51 has an electrical resistance that is uniform within the plane, and thus, the electrical resistance value of the ground wiring is generally in proportion to the length of the wiring. It follows that, in general, R11>R1. Further, R1 actually includes the electrical resistance value of the wiring from the ground electrode 53 of the hold capacitor 200 to the pixel ground wiring 51, but this electrical resistance value is sufficiently small with respect to R11 and R1, and is thus ignorable on the equivalent circuit.
Taking the approximations described above into consideration, the electrical resistance values R1, R11+R1, and R2 can be regarded as the electrical resistance value between the points A and S′, the electrical resistance value between the points A and S, and the electrical resistance value between the points A and Q, respectively, on the equivalent circuit. In other words, the electrical resistance values R1 and R11+R1 are approximated as the minimum value and the maximum value, respectively, of the electrical resistance values from the pixel well contacts 42, which are connected to the ground terminals of the plurality of pixels 10 in the same column as the differential amplifier circuit 30, to the first contact 48. The electrical resistance values R1 and R11+R1 are resistance values of electrical paths on the pixel ground wiring 51. Further, the electrical resistance value R2 is approximated as the minimum value of the electrical resistance values from the peripheral well contacts 43 connected to the peripheral ground wiring 50 to the first contact 48, that is, the electrical resistance value of the ground connecting part 52.
In this embodiment, the relationship of R1<R2 is satisfied, and the following effect is provided. The relationship between the electrical resistance values between the respective points in the equivalent circuit of the ground loop illustrated in
V1=V×(R11+R1)/(R11+2×R1+2×R2) (1)
V2=V×R2/(R11+2×R1+2×R2) (2)
V3=V×(R2+R1)/(R11+2×R1+2×R2) (3)
The signal from the pixel 10 that is input to the inverting input terminal (−) of the differential amplifier circuit 30 includes, as magnetic noise, the induced voltage difference V1+V2 at the point S at which the ground terminal of the pixel 10 is connected. On the other hand, the reference signal that is input to the non-inverting input terminal (+) of the differential amplifier circuit 30 includes, as magnetic noise, the induced voltage difference V2 at the point A at which the ground electrode 53 of the hold capacitor 200 is connected. Therefore, a magnetic noise output Vout of the differential amplifier circuit 30 includes the induced voltage difference V1 between the points A and S as expressed by Expression (4) below.
Therefore, when Expression (1) above is expressed as
V1=k×V (1′)
where k=(R11+R1)/(R11+2×R1+2×R2)<1, it can be understood that the magnetic noise output Vout=k×V can be reduced through reducing the proportionality constant k by adjusting the electrical resistance values R1, R11, and R2. Thus, in this embodiment, through employing the serpentine layout of the intermediate wiring 63 in the column direction and in the row direction as illustrated in
R11+R1<R2 (5)
When, for example, R11+R1<R2, from Expressions (1) to (3) above, V1<V2 and V1<V3, and thus, the magnetic noise output Vout (=V1) can be reduced.
In the equivalent circuit illustrated in
R1<R2 (6)
Also in this case, for example, when R1<R2, similarly, V1<V2 and V1<V3, and thus, the magnetic noise output Vout (=V1) can be reduced.
As described above, a first feature of this embodiment is that the ground electrode 53 of the hold capacitor 200 is connected to the pixel ground wiring 51 via the first contact 48. A second feature of this embodiment is that the electrical resistance value R2 of the ground connecting part 52 that connects the pixel ground wiring 51 to the peripheral ground wiring 50 is set to be large so as to satisfy Expression (6) above. This can reduce magnetic noise caused in the ground wiring.
Here, a case in which the first feature of the present invention described above is not satisfied is considered. This is, for example, a case in which the ground electrode 53 of the hold capacitor 200 is connected not to the pixel ground wiring 51 (point A) but to the peripheral ground wiring 50 (point Q). In this case, the magnetic noise output Vout of the differential amplifier circuit 30 includes the induced voltage difference V1+V2 between the points S and Q in the equivalent circuit illustrated in
In this case, the electrical resistance values R1, R11, and R2 are included both in the numerator and in the denominator of Expression (7) above, and thus, the magnetic noise output Vout cannot be reduced no matter how the electrical resistance values R1, R11, and R2 are adjusted.
Next, a case in which the second feature of the present invention described above is not satisfied is considered. This is a case in which the electrical resistance value R2 of the ground connecting part 52 does not satisfy Expression (5) or (6) and, for example, R11+R1>>R2. In this case, from (1) to (3), V1>V3>>V2≈0. Therefore, also in this case, the magnetic noise output Vout cannot be reduced.
As described above, in this embodiment, the readout circuit (differential amplifier circuit) is included that is arranged in the peripheral well region in which the peripheral ground wiring is arranged and that is configured to read a signal from a pixel in the same column with reference to the reference signal. Further, a first electrode (ground electrode) to which a ground voltage is supplied from the pixel ground wiring, a second electrode (control electrode) arranged so as to oppose the first electrode, and the reference signal circuit (hold capacitor) configured to output the reference signal to the readout circuit are included. Further, the minimum value R2 of the electrical resistance values from the pixel ground wiring to the peripheral ground wiring is set to be large so as to satisfy Expression (6) above. Consequently, it is possible to obtain a solid-state image pickup element, a method of manufacturing a solid-state image pickup element, and an image pickup system that can reduce magnetic noise caused in the ground wiring without additionally providing a circuit for reducing the noise.
In
Further, in
A solid-state image pickup device according to a second embodiment of the present invention is described with reference to
In the ground connecting part 52b illustrated in
The intermediate wiring 63 may be a plurality of wirings. Further, the intermediate wiring 63 may be connected to a connecting line configured to connect the peripheral ground wiring 50 to the external ground terminal 60 as illustrated in
A solid-state image pickup device according to a third embodiment of the present invention is described with reference to
The ground connecting part 52c illustrated in
In the configuration described above, the peripheral well region 100 and the pixel well region 101 are connected to each other via the high resistance well region 102. Consequently, Expression (6) is satisfied in this embodiment similarly to the case of the first embodiment, and thus, magnetic noise caused in the ground wiring can be reduced. The well region 102 may be a plurality of well regions insofar as the conditions described above are satisfied. It is also possible to combine this embodiment with the first and second embodiments.
A solid-state image pickup device according to a fourth embodiment of the present invention is described with reference to
The intermediate wiring 64 illustrated in
A solid-state image pickup device according to a fifth embodiment of the present invention is described with reference to
In the solid-state image pickup element 1b according to this embodiment illustrated in
The ramp signal generating circuit 201 is arranged in a third well region 103 in which ground wiring 56 is arranged. The ground wiring 56 in the third well region 103 is connected to the pixel ground wiring 51 with low resistance. In other words, the third well region 103 can be regarded as sharing the pixel ground wiring 51 with the pixel well region 101. A ground terminal of the ramp signal generating circuit 201 is connected, via well contacts 46, to the ground wiring 56 that is connected to the pixel ground wiring 51. Therefore, the RAMP signal that is output from the ramp signal generating circuit 201 is generated with the pixel ground wiring 51 being at the reference voltage. The AD converter 31 and the ramp signal generating circuit 201 are controlled by the peripheral circuit control unit 71.
Here, comparison is made between the solid-state image pickup element 1 according to the first embodiment illustrated in
As described above, also in this embodiment, a first feature is that the ground terminal of the ramp signal generating circuit 201 is connected to the pixel ground wiring 51 via the first contact 46. Further, a second feature is that the electrical resistance value R2 of the ground connecting part 52 that connects the pixel ground wiring 51 to the peripheral ground wiring 50 is set to be large so as to satisfy Expression (6) above. This can reduce magnetic noise caused in the ground wiring.
The induced voltage difference V1 caused at the electrical resistance value R11+R1 is a factor of causing such an error of t1-t3. When the induced voltage difference V1 is small enough to ignore, in other words, when the second feature of the present invention described above is further satisfied, the signal from the pixel 10 and the RAMP signal contain substantially the same sinusoidal waves. Under this condition, the errors corresponding to the time t1-t3 of the signal from the pixel 10 and the RAMP signal respectively oscillate substantially in the same way with respect to the ideal signals shown in
As described above, according to this embodiment, the readout circuit (AD converter) is included that is arranged in the peripheral well region in which the peripheral ground wiring is arranged and that is configured to read a signal from pixels in the same column with reference to the reference signal. Further, the reference signal circuit (ramp signal generating circuit) is included that has the ground terminal electrically connected to the pixel ground wiring via the first contact and that is configured to output the reference signal to the readout circuit. Further, the minimum value R2 of the electrical resistance values from the pixel ground wiring to the peripheral ground wiring is set to be large so as to satisfy Expression (6) above. Consequently, it is possible to obtain a solid-state image pickup element, a method of manufacturing a solid-state image pickup element, and an image pickup system that can reduce magnetic noise caused in the ground wiring without additionally providing a circuit for reducing the noise. It is also possible to combine this embodiment with the second to fourth embodiments described above.
The ramp signal generating circuit 201 according to this embodiment is formed in the third well region 103. The third well region 103 may be formed in the pixel well region 101 or the peripheral well region 100. However, in this case, it is necessary that the third well region 103 in which the ramp signal generating circuit 201 is formed and the peripheral well region 100 be not connected to each other via a common well, that is, the two regions are required to be formed as well regions independent of each other. In this case, the third well region 103 serving as an external ground of the ramp signal generating circuit 201 is connected via low resistance wiring extended from the pixel ground wiring 51.
A solid-state image pickup device according to a sixth embodiment of the present invention is described with reference to
The solid-state image pickup element 1c according to this embodiment illustrated in
The connecting electrode 500 connects the pixel ground wiring 51 to the peripheral ground wiring 50. The connecting electrode 501 connects the hold capacitor 200 to the pixel ground wiring 51. The connecting electrode 502 connects the vertical signal line 20 to the inverting input terminal (−) of the differential amplifier circuit 30. The connecting electrode 500 corresponds to the ground connecting part 52 in the first embodiment in terms of an equivalent circuit, and the connecting electrode 501 corresponds to the first contact 48 in the first embodiment in terms of an equivalent circuit. The pixel ground wiring 51 and the peripheral ground wiring 50 are connected to each other via a plurality of connecting electrodes 500 in order to reduce the wiring impedance of the power supply. In this embodiment, the wirings are connected to each other at two places. The peripheral ground wiring 50 is electrically connected to an external ground voltage outside the solid-state image pickup element 1c via the external ground terminal 60. Other points are the same as those of the first embodiment, and thus, description thereof is omitted.
V1=V×(R11+R1)/(R11+2×R1+2×R2) (8)
V2=V×R2/(R11+2×R1+2×R2) (9)
V3=V×(R2+R1)/(R11+2×R1+2×R2) (10)
Also in this embodiment, the electrical resistance values R1, R11, and R2 are set so as to satisfy Expression (5) and Expression (6) above. The resistance value R1 of an electrical path from one of the plurality of pixel well contacts 42 to the ground electrode 53 and the resistance value R2 of an electrical path from the peripheral well contact 43 closest to the ground electrode 53 (point C) to the ground electrode 53 satisfy the relationship of R1<R2. Such a configuration can obtain an effect similar to that of the first embodiment. In other words, the ground electrode 53 of the hold capacitor 200 is connected to the pixel ground wiring 51, and thus, magnetic noise caused in the ground wiring can be reduced.
As described above, in this embodiment, through forming the stacked type solid-state image pickup device using the connecting electrodes, the area relating to the peripheral circuit can be reduced, and thus, the chip size of the solid-state image pickup device can be reduced compared with that of the first embodiment.
Further, the electrical resistance values can be adjusted through adjusting the arrangement positions of the connecting electrodes 500 to 502 of the semiconductor substrates 1000 and 2000, and the electrical resistance values R1 and R2 can be adjusted through appropriately selecting the materials of the connecting electrodes, and thus, the electrical resistance values can be designed with ease. Therefore, the design flexibility in reducing the proportionality constant k in Expression (1′) above is improved, and thus, an effect similar to that of the first embodiment can be obtained more effectively. The configuration of this embodiment can also be applied to the fifth embodiment.
In the following, an image pickup system according to a seventh embodiment of the present invention is described with reference to
An image pickup system 800 illustrated in
The optical unit 810 serving as an optical system such as a lens collects light from an object onto a pixel array in which a plurality of pixels of the solid-state image pickup element 1 are two-dimensionally arranged, to thereby form an image of the object. The solid-state image pickup element 1 outputs a signal depending on the light collected onto the pixel array at a timing based on a signal from the timing control unit 850. The signal that is output from the solid-state image pickup element 1 is input to the image signal processing unit 830, and the image signal processing unit 830 performs signal processing in accordance with a method defined by a program or the like. A signal obtained through the processing by the image signal processing unit 830 is sent to the recording/communication unit 840 as image data. The recording/communication unit 840 sends a signal for forming an image to the reproduction/display unit 870 to cause the reproduction/display unit 870 to reproduce/display moving images or a still image. The recording/communication unit 840 also communicates, after receiving a signal from the image signal processing unit 830, to/from the system control unit 860, and records a signal for forming an image on a recording medium (not shown).
The system control unit 860 has centralized control over operation of the image pickup system 800, and controls drive of the optical unit 810, the timing control unit 850, the recording/communication unit 840, and the reproduction/display unit 870. The optical unit 810 is driven by a motor (not shown), for example, and performs image stabilization and adjusts a focal position. In the first to sixth embodiments, a magnetic noise source that influences the ground wiring is, for example, a magnetic field generated by the motor.
Further, the system control unit 860 includes a storage device (not shown) that is, for example, a recording medium, and a program necessary for controlling operation of the image pickup system 800 and the like are stored in the storage device. Further, the system control unit 860 supplies, into the image pickup system 800, for example, a signal for switching drive modes in response to operation by a user. Specific examples include change of a row to be read or a row to be reset, change in angle of view accompanying electronic zoom, and shift of the angle of view accompanying electronic vibration isolation. The timing control unit 850 controls drive timing of the solid-state image pickup element 1 and the image signal processing unit 830 based on control by the system control unit 860.
While the present invention has been described with reference to exemplary embodiments, it is to be understood that the invention is not limited to the disclosed exemplary embodiments. The scope of the following claims is to be accorded the broadest interpretation so as to encompass all such modifications and equivalent structures and functions.
This application claims the benefit of Japanese Patent Application No. 2015-178247, filed Sep. 10, 2015, and Japanese Patent Application No. 2016-053833, filed Mar. 17, 2016, which are hereby incorporated by reference herein in their entirety.
Number | Date | Country | Kind |
---|---|---|---|
2015-178247 | Sep 2015 | JP | national |
2016-053833 | Mar 2016 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4922117 | Saika | May 1990 | A |
4939592 | Saika | Jul 1990 | A |
5698892 | Koizumi | Dec 1997 | A |
6188094 | Kochi | Feb 2001 | B1 |
6271880 | Kameshima | Aug 2001 | B1 |
6605850 | Kochi | Aug 2003 | B1 |
6670990 | Kochi | Dec 2003 | B1 |
6717151 | Tashiro | Apr 2004 | B2 |
6798453 | Kaifu | Sep 2004 | B1 |
6800836 | Hamamoto | Oct 2004 | B2 |
6946637 | Kochi | Sep 2005 | B2 |
6960751 | Hiyama | Nov 2005 | B2 |
7016089 | Yoneda | Mar 2006 | B2 |
7023482 | Sakuragi | Apr 2006 | B2 |
7110030 | Kochi | Sep 2006 | B1 |
7129458 | Hamamoto | Oct 2006 | B2 |
7227208 | Ogura | Jun 2007 | B2 |
7321110 | Okita | Jan 2008 | B2 |
7324144 | Koizumi | Jan 2008 | B1 |
7348615 | Koizumi | Mar 2008 | B2 |
7408210 | Ogura | Aug 2008 | B2 |
7429764 | Koizumi | Sep 2008 | B2 |
7460162 | Koizumi | Dec 2008 | B2 |
7466003 | Ueno | Dec 2008 | B2 |
7528878 | Sato | May 2009 | B2 |
7538810 | Koizumi | May 2009 | B2 |
7547871 | Hiyama | Jun 2009 | B2 |
7550793 | Itano | Jun 2009 | B2 |
7554591 | Kikuchi | Jun 2009 | B2 |
7605415 | Koizumi | Oct 2009 | B2 |
7616355 | Yoneda | Nov 2009 | B2 |
7629568 | Koizumi | Dec 2009 | B2 |
7679114 | Koizumi | Mar 2010 | B2 |
7808537 | Fujimura | Oct 2010 | B2 |
7852393 | Kikuchi | Dec 2010 | B2 |
7859575 | Ota | Dec 2010 | B2 |
7864384 | Yoneda | Jan 2011 | B2 |
7872286 | Okita | Jan 2011 | B2 |
7906755 | Koizumi | Mar 2011 | B2 |
7907196 | Ogura | Mar 2011 | B2 |
7936487 | Yoneda | May 2011 | B2 |
7939868 | Koizumi | May 2011 | B2 |
7943975 | Koizumi | May 2011 | B2 |
7948540 | Ogura | May 2011 | B2 |
7948541 | Koizumi | May 2011 | B2 |
7961237 | Hatano | Jun 2011 | B2 |
7973839 | Koizumi | Jul 2011 | B2 |
7978241 | Koizumi | Jul 2011 | B2 |
8053718 | Koizumi | Nov 2011 | B2 |
8063958 | Okita | Nov 2011 | B2 |
8085319 | Ono | Dec 2011 | B2 |
8089545 | Koizumi | Jan 2012 | B2 |
8120681 | Ryoki | Feb 2012 | B2 |
8169525 | Ryoki | May 2012 | B2 |
8174600 | Ogura | May 2012 | B2 |
8189086 | Hashimoto | May 2012 | B2 |
8207561 | Koizumi | Jun 2012 | B2 |
8248677 | Yoneda | Aug 2012 | B2 |
8274105 | Koizumi | Sep 2012 | B2 |
8278613 | Okita | Oct 2012 | B2 |
8310576 | Hashimoto | Nov 2012 | B2 |
8319872 | Koizumi | Nov 2012 | B2 |
8345133 | Matsuda | Jan 2013 | B2 |
8390708 | Koizumi | Mar 2013 | B2 |
8411178 | Ogura | Apr 2013 | B2 |
8416473 | Yoneda | Apr 2013 | B2 |
8421894 | Koizumi | Apr 2013 | B2 |
8441558 | Okita | May 2013 | B2 |
8477224 | Ogura | Jul 2013 | B2 |
8520102 | Ogura | Aug 2013 | B2 |
8520108 | Ogura | Aug 2013 | B2 |
8553115 | Arishima | Oct 2013 | B2 |
8553118 | Saito | Oct 2013 | B2 |
8553119 | Hashimoto | Oct 2013 | B2 |
8598901 | Hiyama | Dec 2013 | B2 |
8624307 | Koizumi | Jan 2014 | B2 |
8624992 | Ota | Jan 2014 | B2 |
8638384 | Sakuragi | Jan 2014 | B2 |
8670049 | Ono | Mar 2014 | B2 |
8670056 | Kono | Mar 2014 | B2 |
8698935 | Okita | Apr 2014 | B2 |
8711259 | Maehashi | Apr 2014 | B2 |
8749675 | Koizumi | Jun 2014 | B2 |
8749683 | Minowa | Jun 2014 | B2 |
8797435 | Koizumi | Aug 2014 | B2 |
8836838 | Nakamura | Sep 2014 | B2 |
8872092 | Ryoki | Oct 2014 | B2 |
8878971 | Ryoki | Nov 2014 | B2 |
8883526 | Okita | Nov 2014 | B2 |
8884864 | Sakuragi | Nov 2014 | B2 |
8896029 | Koizumi | Nov 2014 | B2 |
8922668 | Ota | Dec 2014 | B2 |
8928786 | Iwata | Jan 2015 | B2 |
8928790 | Ogura | Jan 2015 | B2 |
8957364 | Ryoki | Feb 2015 | B2 |
8975676 | Koizumi | Mar 2015 | B2 |
9007501 | Matsuda | Apr 2015 | B2 |
9029752 | Saito | May 2015 | B2 |
9048155 | Matsuda | Jun 2015 | B2 |
9083906 | Nakamura | Jul 2015 | B2 |
9113103 | Matsuda | Aug 2015 | B2 |
9118857 | Iwata | Aug 2015 | B2 |
9142575 | Kobayashi | Sep 2015 | B2 |
9232164 | Minowa | Jan 2016 | B2 |
9232165 | Saito | Jan 2016 | B2 |
9253425 | Ryoki | Feb 2016 | B2 |
9276036 | Arishima | Mar 2016 | B2 |
9300884 | Minowa | Mar 2016 | B2 |
9337222 | Saito | May 2016 | B2 |
20080217718 | Mauritzson | Sep 2008 | A1 |
20080290381 | Mentzer | Nov 2008 | A1 |
20100321532 | Hashimoto | Dec 2010 | A1 |
20120001241 | Park | Jan 2012 | A1 |
20120043454 | Sakuragi | Feb 2012 | A1 |
20120092532 | Ladd | Apr 2012 | A1 |
20130020467 | Johnson | Jan 2013 | A1 |
20130140435 | Kikuchi | Jun 2013 | A1 |
20130181118 | Koizumi | Jul 2013 | A1 |
20150109504 | Sakuragi | Apr 2015 | A1 |
20150109505 | Sakuragi | Apr 2015 | A1 |
20150122975 | Saito | May 2015 | A1 |
20150237286 | Saito | Aug 2015 | A1 |
20150281614 | Yoshida | Oct 2015 | A1 |
20150281616 | Muto | Oct 2015 | A1 |
20150326812 | Sakuragi | Nov 2015 | A1 |
20160014356 | Sakuragi | Jan 2016 | A1 |
20160027825 | Moriyama | Jan 2016 | A1 |
20160099268 | Minowa | Apr 2016 | A1 |
20160133663 | Minowa | May 2016 | A1 |
20160150176 | Hiyama | May 2016 | A1 |
20160173797 | Minowa | Jun 2016 | A1 |
20160247846 | Iida | Aug 2016 | A1 |
Number | Date | Country |
---|---|---|
2008-85994 | Apr 2008 | JP |
Entry |
---|
U.S. Appl. No. 15/217,526, filed Jul. 22, 2016. |
U.S. Appl. No. 15/237,272, filed Aug. 15, 2016. |
U.S. Appl. No. 15/258,805, filed Sep. 7, 2016. |
U.S. Appl. No. 14/956,798, filed Dec. 2, 2015. |
U.S. Appl. No. 15/143,724, filed May 2, 2016. |
U.S. Appl. No. 15/143,817, filed May 2, 2016. |
Number | Date | Country | |
---|---|---|---|
20170078603 A1 | Mar 2017 | US |