Claims
- 1. A driving method of a solid state imaging device comprising the steps of:(i) preparing solid state imaging device comprising (a) a unit pixel provided with (1) a photo diode, and (2) an insulated gate field effect transistor for optical signal detection being placed adjacently to the photo diode and being provided with a high-density buried layer for storing optically generated charges generated in the photo diode, the high- density buried layer being provided in thc vicinity of a source region within a well region below a gate electrode; (b) a vertical scanning signal driving scanning circuit for outputting a scanning signal to the gate electrode, and (c) a voltage boost scanning circuit for outputting a boosted voltage to the source region; (ii) irradiating light into the photo diode to generate the optically generated charges in the well region; (iii) transferring the optically generated charges to the high-density buried layer to store the optically generated charges in the high-density buried layer; (iv) detecting a changing amount of a threshold voltage, which is changed with an amount of the stored optically generated charges, of the insulated gate field effect transistor; (v) outputting the boosted voltage from the voltage boost scanning circuit; (vi) applying the boosted voltage to the source region of the insulated gate field effect transistor in a state where the gate electrode is cut off from the vertical scanning signal supply line, thereby the boosted voltage is applied to the gate electrode through a capacitance between the source region and the gate electrode; (vii) sweeping out the optically generated charges stored in the high-density buried layer by a source voltage and a gate voltage raised by the boasted voltage; and (viii) repeating the steps of (ii) to (vii).
- 2. A driving method of a solid state imaging device comprising the steps of:(i) preparing a solid state imaging device comprising: (a) a unit pixel provided with (1) a photo diode, and (2) an insulated gate field effect transistor for optical signal detection being placed adjacent to the photo diode and being provided with a well region of a flint conductivity type, a source region of a second conductivity type formed on a surface layer of the well region, a drain region of a second conductivity type formed on a surface layer of the well region, a channel region between the source region and the drain region, a gate electrode formed on a gate insulation film on the channel region, and a high-density buried layer of the first conductivity type for storing optically generated charges generated in the photo diode, the high-density buried layer being provided within a well region below a gate electrode, (b) a drain voltage driving scanning circuit for supplying a drain voltage to the drain region, (c) a vertical scanning signal driving scanning circuit for outputting a scanning signal to the gate electrode, and (d) a voltage boost scanning circuit for outputting a boosted voltage to the source region; (ii) irradiating light into the photo diode to generate the optically generated charges in the well region; (iii) transferring the optically generated charges to the high-density buried layer to store the optically generated charges in thc high-density buried layer; (iv) detecting a changing amount of a threshold voltage, which is changed with an amount of the stored optically generated charges, of the insulated gate field effect transistor; (v) outputting the boosted voltage from the voltage boost scanning circuit; (vi) applying thc boosted voltage to the source region of the insulated gate field effect transistor in a state where the gate electrode is cut off from the vertical scanning signal supply line, whereby the boosted voltage is applied to thc gate electrode through a capacitance between the source region and the gate electrode; and (vii) sweeping out the optically generated charges stored in the high-density buried layer by a source voltage and a gate voltage raised by the boosted voltage; and (viii) repeating the steps of (ii) to (vii).
Priority Claims (2)
Number |
Date |
Country |
Kind |
2000-1972 |
Jan 2000 |
JP |
|
2000-245937 |
Aug 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a division of U.S. Ser. No. 09/750,791, filed Jan. 2, 2001, allowed now U.S. Patent No. 6,476,371.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
11-26740 |
Jan 1999 |
JP |
11-306784 |
Nov 1999 |
JP |