Spinel wafers and methods of preparation

Abstract
Wafer suitable for semiconductor deposition application can be fabricated to have low bow, warp, total thickness variation, taper, and total indicated reading properties. The wafers can be fabricated by cutting a boule to produce rough-cut wafers, lapping the rough-cut wafers, etching the lapped wafers to remove a defect, deformation zone and relieve residual stress, and chemically mechanically polishing the etched wafers to desired finish properties. Etching can be performed by immersion in a heated etching solution comprising sulfuric acid or a mixture of sulfuric and phosphoric acids. A low pH slurry utilized in chemical mechanical polishing of the spinel wafer can comprise α-Al2O3 and an organic phosphate.
Description
BACKGROUND OF THE INVENTION

1. Field of Invention


The invention relates to wafers and methods of preparation thereof and, in particular, to wafers comprising spinel crystal and having low warp and bow characteristics.


2. Discussion of Related Art


Optoelectronic devices can be fabricated by depositing semiconductor material on substrates or wafers. Preferably, these substrates have a compatible crystal structure that promotes growth of the deposited semiconductor into a desirable, as-deposited lattice structure. Substrates which can be utilized can be comprised of sapphire or spinel. To provide desirable optoelectronic device performance, the surface quality of these substrates has been studied and improved.


For example, Robinson et al., in U.S. Pat. No. 3,808,065, disclose a method of polishing sapphire and spinel. Spinel wafers are polished by immersing the wafers in a melt of borax at a temperature of 1000° C. to 1200° C.


Berkenbilt et al., in U.S. Pat. No. 3,964,942, disclose polishing single crystal dielectrics, such as sapphire and magnesium spinel. Polishing involves immersion in a mixture of sulphuric and phosphoric acid at a temperature of 200° C. to 325° C.


Laconto, Sr. et al., in U.S. Pat. No. 5,989,301, disclose optical polishing formulations.


Garg et al., in U.S. Pat. Nos. 6,238,450, 6,258,137, and 6,364,920, disclose ceria powders, CMP products, and CMP formulations.


Robinson et al., in “The Chemical Polishing of Sapphire and Spinel,” RCA Rev., vol. 34, pp. 616-629, December 1973, disclose etching of as-sawed, rough-lapped sapphire substrate wafers in a Al2O3/borax melt.


Yanina and Carter, in “Moving Steps and Crystal Defect on Spinel Surfaces,” Mat. Res. Soc. Symp., vol. 620, pp M9.4.1-6, 2000, disclose the morphology of reconstructed MgAl2O4 spinel and heat treated polished MgAl2O4 spinel at a temperature of 1200° C. to 1600° C.


Wang, in “Growth and Characterization of Spinel Single Crystals for Substrate Use in Integrated Electronics,” J. Appl. Phys., vol. 40, no. 9, pp. 3433-3444, August 1969, disclose spinel wafers prepared by mechanical lapping and hydrogen annealing or etching by H2SO4, H3PO4, KOH, B2O3, V2O5, Na2B4O7, and PbF2.


Aeschlimann et al., in “The Chemical Polishing of Magnesium Aluminate Spinel in Phosphoric Acid,” Mat. Res. Bull., vol. 5, pp. 167-172, 1970, disclose chemically polishing spinel in phosphoric acid at 390° C. in twenty minutes and note that polishing times greater than thirty minutes results in lost surface flatness.


Dwilcusuma et al., in “Study on Sapphire Surface Preparation for III-Nitride Heteroepitaxial Growth by Chemical Treatments,” J. of Electrochem. Soc., vol. 149, issue 11, pp. G603-G608, November 2002, disclose etching sapphire substrates using sulfuric acid, phosphoric acid, and a mixture of sulfuric and phosphoric acids at a temperature of 100° C. to 300° C.


Korube et al., in “Magnetic Field-Assisted Lapping,” Bull. Japan Soc. Of Prec. Engg., vol. 20, no. 1, pp. 49-51 March 1986, disclose a lapping method utilizing a magnetic fluid.


Reisman et al, in “The Chemical Polishing of Sapphire and MgAl Spinel,” J. Electrochem Soc., vol. 118, no. 10, pp. 1653-1657 October 1971, disclose air annealing studies of sapphire and spinel.


SUMMARY OF THE INVENTION

In accordance with one or more embodiments, the invention can provide a spinel wafer comprising a non-annealed surface that is substantially free of a defect zone.


In accordance with one or more embodiments, the invention can provide a wafer consisting essentially of single crystal non-stoichiometric spinel and having a surface that is substantially free of a defect zone.


In accordance with one or more embodiments, the invention can provide a method of fabricating a spinel wafer. The method can comprise cutting a spinel boule to produce a wafer, etching the wafer in an etching solution, and chemically mechanically polishing the etched wafer.


In accordance with one or more embodiments, the invention can provide a method of preparing a spinel wafer comprising polishing a surface of the spinel wafer with a slurry comprising α-Al2O3 and a complexing agent, the slurry having a pH of less than about 4.


In accordance with one or more embodiments, the invention can provide a CMP slurry comprising α-Al2O3 particles and a complexing agent wherein the slurry has a pH of less than about 4.


In accordance with one or more embodiments, the invention can provide a spinel wafer having a taper of less than about 3.4 μm and a total indicated reading of less than about 8.2 μm.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are not intended to be drawn to scale. In the drawings, each identical or nearly identical component that is illustrated is represented by a like numeral. For purposes of clarity, not every component may be labeled in every drawing. In the drawings:



FIG. 1 is a schematic diagram showing spinel wafer fabrication steps in accordance with one or more embodiments of the invention;



FIG. 2 is a schematic diagram depicting typical defect damage (plastic zone or defect zone) on a surface of a spinel wafer;



FIGS. 3A-3C are graphs showing the effect on performance of representative lapping vehicles utilized in accordance with one or more embodiments of the invention;



FIG. 4 is a graph showing typical isoelectric behavior in terms of zeta potential of particles in a chemical mechanical planarization or polishing (CMP) slurry in accordance with one or more embodiments of the invention;



FIGS. 5A-5B are graphs showing the performance, quantified as material removal rate (MRR) and surface finish, of α-Al2O3 abrasive materials at low and high pH conditions in a CMP slurry when utilized to polish spinel wafers in accordance with one or more embodiments of the invention;



FIGS. 6A-6B are graphs showing the performance, quantified as MRR and surface finish, of α-Al2O3 abrasive materials with and without a complexing agent in a CMP slurry in accordance with one or more embodiments of the invention;



FIG. 7 is a copy of an AFM photograph of a spinel wafer fabricated in accordance with one or more embodiments of the invention;



FIG. 8 is a copy of a screen display characterizing the roughness of a portion of a surface of a rough-cut spinel wafer in accordance with one or more embodiments of the invention; and



FIG. 9 is a copy of a screen display characterizing the roughness of a portion of a surface of a spinel wafer after lapping in accordance with one or more embodiments of the invention.





DETAILED DESCRIPTION OF THE INVENTION

This invention is not limited in its application to the details of construction and the arrangement of components, systems, or subsystems set forth in the following description or illustrated in the drawings. The invention is capable of other embodiments and of being practiced or of being carried out in various ways. Also, the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting. The use of “including,” “comprising,” “having,” “containing,” “involving,” and variations thereof herein, is meant to encompass the items listed thereafter and equivalents thereof as well as additional items.


As used herein, total thickness variation (ITV) refers to the distance between the highest and lowest point on a top surface of a wafer. Total indicated reading (TIR) refers to the distance between a highest and a lowest point on a wafer surface measured normal to a selected focal plane. Warp relates to the distance between a highest and lowest point on a wafer surface measured normal to a selected focal plane in the free state. Bow refers to the distance between a selected focal plane and a surface of a wafer at its center, in the free state. Taper refers to the lack of parallelism between a back surface of a wafer and a selected focal plane, e.g., a best fit plane. Taper is the amount of rise in the focal plane, not the slope of the surface.


In accordance with one or more embodiments, the invention can be characterized as being directed to a wafer or substrate, preferably suitable for deposition of semiconductor materials on a surface thereof, and typically having improved surface qualities relative to, for example, sapphire wafers intended to be used for semiconductor material deposition operations. For example, in accordance with one or more embodiments of the invention, the wafer can have a TIR of less than about 20 μm and, typically, less than about 14 μm, in some cases, less than about 10 μm, and in still other cases, less than and/or about 8.2 μm. In accordance with further embodiments, the invention can be characterized as being directed to a wafer having a TTV of less than about 20 μm and, typically, less than about 16 μm, in some cases, less than about 10 μm, and in still other cases, less than about 5 μm. In accordance with still further embodiments, the invention can be characterized as being directed to a wafer having a taper of less than about 20 μm and, typically, less than about 14 μm, in some cases, less than about 10 μm, in still other cases, less than about 5 μm, and in yet other cases, less than and/or about 3.4 μm. In accordance with other embodiments, the invention can be characterized as being directed to a wafer having a bow and/or warp of less than about 20 μm and, typically, less than about 14 μm, in some cases, less than about 10 μm, in other cases, less than about 5 μm, and in still further cases, less than and/or about 2.8 μm. The invention can be further characterized as being directed to a wafer with at least one surface having a roughness (Rms) of less than about 5 Å (0.5 nm) and, typically, less than about 3 Å.


One or more wafers of the invention can be characterized as having a non-annealed surface that is substantially free of a defect zone. The wafer can be further characterized as comprising or being fabricated from spinel, a single crystal spinel, stoichiometric spinel, non-stoichiometric spinel, and/or, in some cases, consisting essentially of single crystal, non-stoichiometric spinel Spinel can be a magnesium-aluminum oxide (MgO.Al2O3) crystal, which can be stoichiometric or non-stoichiometric. Stoichiometric spinel typically has an MgO to Al2O3 ratio of 1:1; non-stoichiometric spinel typically has an MgO:Al2O3 ratio that is not 1:1. Non-stoichiometric; Al2O3-rich spinel crystals, preferably as a single crystal, can be utilized in the articles, systems, and techniques of the invention. The MgO:Al2O3 ratio of the non-stoichiometric spinel of the invention can be between about 1:1.2 to 1:4. Preferably, the content of Al2O3 relative to MgO is not less than about 2:1, or, in some cases, not less than about 2.5:1. In accordance with other embodiments of the invention, the Al2O3 content relative to the MgO content can be between about 2.5:1 and about 3:1. For example, the MgO:Al2O3 ratio can be about 1:2.7 or about 1:2.9. It is believed that stoichiometric and non-stoichiometric spinel can be utilized in the articles, systems, and techniques of the invention. Although MgO:Al2O3 spinel are described herein, it is believed that other types of spinel crystals may be utilized according to the systems and techniques of the invention.


In accordance with one or more embodiments, the invention can be characterized as providing systems and techniques of fabricating a wafer suitable for deposition of semiconductor materials utilizable as, for example, optoelectronic devices, having superior or at least improved optoelectronic performance as a result of, it is believed, improved wafer substrate surface qualities.


The systems and techniques of the invention can comprise etching a rough-cut wafer prior to performing any chemical mechanical polishing operations to advantageously reduce a defect density in a defect zone and thereby reduce any stress that may be residually present, even after polishing operations. The invention can further be characterized as providing a wafer fabricated with or without an annealing step. The systems and techniques of the invention can further be characterized as removing discontinuous crystal layers from a wafer rather than promoting realignment of irregular crystal structure. However, in still other cases, the invention can be characterized as utilizing an etching step and an annealing step to provide a wafer having surface qualities that are superior, or at least equal, to the surface qualities of commercially available wafers comprised of sapphire, stoichiometric spinel, or both. Accordingly, the wafer surface quality can also be improved by providing one or more processes that permit reordering or reorganization of the wafer crystal structure.


As exemplarily shown in FIG. 1, the invention can comprise systems, subsystems, and/or techniques for fabricating a wafer having desirable surface qualities suitable for deposition of semiconductor materials. The systems and techniques can involve one or more acts of providing a boule (not shown), cutting the boule to produce wafers 10, and one or more acts directed to planarizing the wafers until they have suitable, acceptable surface qualities. For example, the acts can comprise cutting a spinel boule, preferably consisting essentially of a single crystal and more preferably consisting essentially of a single crystal non-stoichiometric spinel, to produce rough-cut wafers; optionally, lapping the rough-cut wafers to reduce any cutting-associated surface roughness 12; and chemically etching the rough-cut and/or lapped wafers 14. In some cases, the wafers can be further processed by, for example, chemical mechanical polishing 16 one or both surfaces of the wafers. Optional acts of annealing can be further employed to facilitate processing the wafers.


Cutting 10 can be performed utilizing any system or technique that divides the boule into suitable one or more substrates or wafers. Any suitable cutting tool can be utilized in any one or more of the cutting steps. For example, wiresaw cutting can be performed with one or more wiresaw assemblies or systems utilizing one or more wire bows that divide the boule into one or more rough-cut substrates or wafers. Any suitable wire bow size can be utilized including, for example, a bow of about 1 mm, 2 mm, or even 4 mm. Typically, the wire bow size is selected based on several factors, including, for example, the desired cutting rate, the size of the wafers, and the tolerable roughness resulting from the cutting operation. Other cutting systems and techniques that can be performed in accordance with one or more embodiments of the invention include, for example, ID or OD slicing techniques, as well as apparatus and systems that utilize band and/or wheel cutting techniques. The boule can be cut in one or more cutting steps to produce one or more rough-cut wafers that can have any desired or predetermined target thickness. For example, the thickness of the rough-cut wafer can be less than about 1,000 μm thick.


Optionally, cutting operations can utilize a cutting slurry to facilitate and/or increase the rate of cutting, or improve the resultant surface quality, as evaluated by, for example, roughness. Preferably, the cutting slurry can facilitate an act of cutting and further reduce the overall wafer processing operation by, for example, reducing cutting-associated wafer surface asperities which should reduce the extent or, in some cases, eliminate, downstream processing requirements. The cutting slurry can comprise one or more abrasive materials including, but not limited to, silicon carbide (SiC), diamond, boron carbide (B4C), as well as combinations thereof. Various abrasive material sizes can be utilized to tailor the cutting slurry with the cutting operations as necessary or desired to achieve a target cutting rate and/or surface quality of the rough-cut wafers. For example, the abrasive materials can have particle sizes from about 1 μm to about 35 μm. Further, the amount or loading of one or more abrasive materials in the cutting slurry can also be tailored to achieve desirable rough-cut qualities and/or cutting performance. Thus, in accordance with one or more embodiments, the cutting slurry can have a solids loading, of abrasive material, from about 0.2% to about 25% by weight. The cutting slurry can comprise an aqueous based fluid, e.g. glycol based or water based, to facilitate or serve as a carrier of the one or more abrasive materials and, in some cases, to remove waste from the cutting region and/or maintain or reduce the cutting process temperature. Preferably, the cutting slurry can further comprise one or more additives or processing aids including, but not limited to, rust or corrosion inhibitors as well as anti-foaming agents, preservatives, and/or or stabilizing agents that can also improve cutting operation performance and/or the surface qualities of the rough-cut wafers.


The rough-cut wafers can be further processed by utilizing one or more systems or techniques that reduce the roughness of at least one surface of the wafers; reduce the thickness of the wafers; and, in some cases, reduce or correct any surface asperities and/or fracture damage that are associated with or that can result from the one or more cutting operations. Reducing the surface roughness can be performed in one or more steps that can reduce the number and/or size of undesirable surface features in stages or steps. For example, a first stage can be utilized to reduce relatively larger sized asperities to reduce the magnitude of such asperities that can contribute to the coarseness of the wafer surface and second or subsequent steps further finish the wafer to within target or desirable roughness qualities. In accordance with one or more preferred embodiments, the one or more processing acts can also facilitate the removal of one or more portions or regions of the wafer having high crystal defect density. In further preferred embodiments, one or more processing acts can be utilized to facilitate reordering or reorganization of the wafer crystal to reduce crystal defect density.


For example, the rough-cut wafers can be processed in one or more lapping operations 12. Lapping can be performed on one or both surfaces of the rough-cut wafers. Further, various abrasive materials having any suitable size, composition, shape, and carrier vehicle, can be utilized, typically in a lapping slurry, to facilitate removal or reduction of asperities to provide a high material removal rate and achieve or reduce the surface roughness of the rough-cut wafer, while, preferably, avoiding creation of any scratches and reducing formation of any sub-surface damage as well as reducing the overall lapping time.


Various lapping conditions can be utilized. Thus, the size of the lapping plate, the applied pressure on the wafer, the relative speed or angular velocity of the lapping plate, the abrasive material, or solids loading in the lapping slurry can be adjusted as needed to achieve the desired wafer surface properties or target processing requirements. For example, the applied pressure can range from about 0.01 MPa (1.45 psi) to about 0.1 MPa (14.5 psi); the relative surface velocity can vary from about 0.1 msec−1 to about 2 msec−1; the lapping slurry flow rate can vary from about 1 ml/min to about 100 ml/min; the abrasive grain loading can vary from about 0.2% to about 50%; the abrasive material can include B4C, SiC, alumina (Al2O3), aluminum-magnesium spinel (MgAl2O4), and diamond, as well as combinations or mixtures thereof.


In accordance with further embodiments of the invention, the selection of the composition or type of lapping slurry can be based on target or desired criteria including, for example, the surface thickness removal rate and the final or intermediate roughness (typically measured as Ra in μm). For example, the choice of lapping slurry can depend on one or more factors including the removal rate and/or the desired lapped surface roughness.


The lapping slurry can be prepared by any suitable technique that results in a desired lapping performance. For example, an about 20% solids loaded slurry can be prepared by mixing about 320 grams of an abrasive grain with about 600 grams of deionized water. About 56 grams of HTS-1.4 lapping vehicle, available from Intersurface Dynamics Inc., Bethel, Conn., can be mixed with about 200 grams of deionized water to obtain a uniform mixture. The two mixtures can then be mixed together along with about 426 grams of deionized water.


In accordance with one or more embodiments, the invention can utilize systems and techniques that can polish 16 one or more surfaces of the wafer to achieve a target surface quality.


The wafer can be further polished utilizing chemical mechanical polishing systems and techniques. CMP can be performed utilizing one or more slurry compositions to achieve one or more target surface properties. The systems and techniques of the invention can utilize a CMP slurry, which typically comprises an aqueous carrier, comprising one or more abrasive materials and, in some cases, one or more complexing agents that improves the polishing rate and/or material removal rate; prevents or inhibits agglomeration of components, such the abrasive material or removed crystal material in the CMP slurry; and/or facilitates polishing a surface of the wafer. In accordance with one or more preferred embodiments of the invention, the addition of the complexing agent increases the material removal rate without affecting the quality of surface finish, e.g., surface roughness. The CMP slurry can further comprise one or more pH controlling or contributing species.


Preferably, the abrasive material of the CMP slurry can comprise a material that does not agglomerate at polishing conditions or at least reduces any tendency to agglomerate at polishing conditions. The abrasive material can be characterized as being isoelectrically stable at CMP operation conditions.


The CMP slurry is typically stable at a pH of less than about 5, or even a pH of less than about 4.5, in some cases, at a pH of between 2 and about 4 and, in still other cases, at a pH of about 3.8. The pH controlling or contributing species can comprise one or more acids, which can be inorganic or organic. For example, the acid of the CMP slurry can comprise any one or more of nitric acid, hydrochloric acid, sulfuric acid, and citric acid. The pH controlling or contributing species can further include one or more components that can raise pH including, for example, inorganic or organic bases such as, but not limited to NaOH, NH3OH, and KOH.


The abrasive material can include, for example, α-Al2O3, γ-Al2O3, CeO2, ZrO2, SiO2 as well as combinations thereof. The abrasive material can have a loading in the slurry from about 0.2% to about 40% by weight.


The complexing agent can comprise one or more organic phosphate compounds such as, but not limited to organic phosphonates. Examples of organic phosphate compounds that can be utilized in accordance with one or more systems and techniques of the invention include, but are not limited to, those available as MAYOQUEST® 1320 nitrilotrimethylenephosphonic acid or aminotri(methylenephosphonic acid), MAYOQUEST® 2100 2-phosphonobutane-1,2,4-tricarboxylic acid, or PBTC, which are available from Callaway Chemical Company, Mayo Division, Smyrna, Ga. Other compounds that can be utilized include sequestering agents that tend to form a complex which remains in solution even in the presence of one or more precipitating agents. Such compounds preferably control the activity of metal ions by, it is believed, inactivating the reactive sites of the metals ions to reduce metal ion activity and prevent chemical reactions. For example, one or more of ethylenediaminetetraacetic acid or EDTA, nitrilotriacetic acid or NTA, gluconates, glucoheptonates and polyacrylates can be utilized as the complexing agent.


The slurry can be prepared to have a desired solids loading by diluting with deionized water. The pH of the slurry can then be adjusted to the desired range by adding one or more acids and/or one or more bases such as sodium hydroxide, potassium hydroxide, or a mixture thereof. The concentration of the complexing agent can vary as appropriate to achieve a suitable, desired performance. For example, the concentration of MAYOQUEST® 2100 can be about 0.36 wt % to obtain a target MRR and roughness.


CMP operating parameters can also be tailored to achieve or at least serve to facilitate satisfying the target surface quality requirements. For example, CMP operations can be performed utilizing an applied wafer surface pressure of between about 0.007 MPa (1 psi) to about 0.07 Mpa (10 psi) and a relative velocity in a range of about 0.1 m/s to about 5 m/s.


In accordance with one or more embodiments of the invention, wafers can also be prepared by chemically etching 14 the cut and/or lapped substrates in one or more etching solutions to remove a plastic, defect zone from one or more surfaces thereof. In some cases, the invention can be further characterized as reducing the concentration of deformations such as those associated with crystal lattice mismatches and/or removing at least a portion of a zone having a relatively high density of stress, typically as residual or mechanical stress.


The invention can also be characterized as utilizing one or more stress reducing or relaxation systems or techniques. As exemplarily shown in the schematic diagram of FIG. 2, the rough-cut wafer and/or the lapped wafer can include a high stress density or defect zone 20, typically near the wafer surface that can be created or developed when an abrasive material 30 is utilized to remove a portion of the surface of wafer to during, for example, cutting, lapping, and/or polishing operations. Defect zone is a region or portion of a substrate or wafer having a high defect density relative to, for example, the bulk of the substrate or wafer. The defect zone is typically a region adjacent to, and can include, a surface of the wafer. Thus, removing a defect zone can comprise rendering substantially all of the substrate or wafer as having the same relative defect density.


The invention can be characterized as removing at least a portion of high stress density layer or defect zone 20, which can be about 0.5 μm to as much as 5 μm deep from the surface. The high stress density layer or high defect density zone is typically a region adjacent to or including the surface of a wafer that is characterized by high crystal lattice defects that can result in irregular crystal ordering and are typically regions with high local stress. High defect density is typically characterized relative to the bulk of the substrate or wafer such that a high defect density region or zone can have defects per unit volume greater than about 50% of the defects in the bulk material. However, in some cases, e.g. dependent upon the ultimate use or service of the wafer, a high defect density may be characterized as having defects per unit volume greater than about 10%, greater than about 20%, greater than about 30%, or even greater than about 40%. The extent or magnitude of the defect density or stress level can be quantified by characterizing the nature of the crystal lattice utilizing, for example, x-ray diffraction techniques. Thus, in accordance with one or more embodiments, the invention utilizes one or more systems and techniques that can remove or at least reduce the depth of a high stress density layer. For example, the systems and techniques of the invention can remove or at least reduce the thickness of wafer by at least about 0.5 μm to as much as 5 μm, preferably about 2 μm to about 3 μm, from at least one surface of the wafer.


Removal of the defect zone can be performed before lapping, after lapping, and, in some cases, after CMP operations. Removal of the defect zone can be effected by, for example, etching the wafer in one or more etching solutions that dissolves, preferably at a controlled, uniform rate, at least a portion, preferably all of any defect zone that may be present on a surface of the wafer. Examples of etching solutions that can be suitably utilized to remove at least a portion of the defect zone include acidic solutions and basic solutions. The acidic solutions can comprise one or more inorganic acids and, in some cases, one or more organic acids. Examples of inorganic acids that can be utilized in the etching solutions of the invention include nitric acid, sulfuric acid, hydrochloric acid, and phosphoric acid. In some cases, the one or more etching solutions can comprise a mixture of sulfuric acid and phosphoric acid. The relative concentration of the sulfuric acid to phosphoric acid can vary from about 1:99 to about 99:1, by volume. In some cases, the relative sulfuric to phosphoric acid ratio can be particularly effective at a range from about 1:9 to about 9:1, from about 1:5 to about 5:1, or even at about 1:3 to about 3:1.


The invention can be further characterized as providing stress relaxation, which can be performed under conditions that provide suitable material removal rate and, preferably, produce a desired final or finished wafer quality. Etching can be chemically performed at a temperature that provides an acceptable material removal rate to achieve one or more, preferably, all, desired wafer surface properties within a target period. For example, etching can be performed utilizing an etching solution having a temperature of at least about 50° C., typically at least at about 100° C., and in some cases, at least about 150° C. Preferably, etching is performed by immersing at least a portion of the wafer in an etching solution having a temperature maintained at about 175° C. However, etching may be performed with an etching solution at any suitable temperature that can effect the desired material removal results.


The wafer can be immersed in the etching solution for a duration sufficient to remove at least a portion of the defect zone. Thus, for example, the wafer can be immersed in an etching solution for at least about ten minutes; in some cases, at least about twenty minutes; in other cases, at least about thirty minutes; and in still other cases, at least about one hour. As with the selection of the etching solution temperature, the etching immersion duration can vary as desired to achieve a target etching effect.


The systems and techniques of the invention can further utilize one or more rinsing operations between, as part of, or after any of the cutting, lapping, etching, and polishing operations. Rinsing can be performed utilizing any suitable solution that removes undesirable species from a surface of the wafer. Preferably, rinsing is performed under conditions that reduces or prevents formation of any residual stress while removing the undesirable species. For example, rinsing can be performed to remove any remnant etching solution by utilizing water, such as deionized water, having a temperature that is at about the same temperature of the one or more of the etching solutions.


Two or more successive rinsing steps can be utilized between, as part of, or after any of the cutting, lapping, etching, and polishing operations. Moreover, the rinsing solutions can have lower successive temperatures. For example, a first rinsing solution can have a temperature about equal to or slightly less than the etching solution temperature; a second rinsing solution can have a temperature at least about 25° C. below the first rinsing temperature. For example, the first rinsing solution, after etching, can have a temperature of about 75° C. and the second rinsing solution can be at ambient temperature between about 20° C. to about 25° C.


The systems and techniques of the invention can further include processing acts or steps that facilitate reordering or reorganization of the wafer crystal lattice. In some cases, such techniques can include one or more steps or acts that can also promote at least partial removal of defect-causing impurities. For example, the invention can comprise wafers exposed to one or more solutions or techniques that facilitate migration of an impurity species. The techniques can further facilitate removal by promoting ex-situ, outside of the wafer crystal lattice, precipitation of the one or more impurity species.


Techniques that can promote reordering or reorganization of the crystal lattice and/or promote removal of defect-causing impurities can include, for example, heat treatment and/or annealing. Annealing techniques can be performed under various conditions and one or more annealing steps can be performed before lapping, after lapping, before etching, after etching, before chemical mechanical polishing, and/or after chemical mechanical polishing.


Further, annealing can comprise one or more stages or heat soaking steps at various durations, heating rates, cooling rates, and atmospheres or exposure environments. For example, annealing can be performed by heating to a heat soak temperature of at least about 500° C., about 750° C., about 1000° C. or even at least about 2000° C., for at least one minute, at least about 10 minutes, about hour, about two hours, about six hours, about twelve hours, or even at least about twenty-four hours. Preferably the soaking temperatures are chosen to be below the crystal melting temperature. Thus, in accordance with one or more embodiments, annealing can be performed at about 1000° C. for about twelve minutes. The heating rate to the soaking temperature can be performed, linearly or non-linearly, in any suitable period, such as within one hour, two hours, four hours, six hours, twelve hours, or even twenty-four hours. After one or more soaking steps, the annealing procedure can include cooling the wafer to ambient or room temperature in one or more cooling steps. The cooling rate can be performed, linearly or non-linearly, in any suitable period such as within or no less than one hour, two hours, four hours, six hours, twelve hours, or even twenty-four hours. Any one or more of the annealing steps can be performed utilizing any suitable exposure environment such as air or oxygen or an inert atmosphere such as nitrogen or argon or in vacuum.


Further, the exposure environment conditions can vary for any one or more of the annealing steps. Thus, for example, the one or more exposure environments having one or more gases at one or more exposure pressures can be utilized in any one or more annealing steps or operations. Exposure environments can also utilize static or purging techniques.


EXAMPLES

The functions and advantages of the various embodiments of the invention can be further understood from the examples below. The following examples illustrate the benefits and/or advantages of the systems and techniques of the invention but do not exemplify the full scope of the invention.


Example 1
Wiresaw Cutting

A non-stoichiometric spinel boule, about 2-inch in diameter, was wiresaw cut utilizing various cutting slurries.


Table 1 lists the various cutting slurries utilized along with the resultant cutting time for each.















TABLE 1









Solid








Loading,
Cutting
Wire






% by
Time,
Bow,



Run
Slurry
Vehicle
volume
hours
mm






















1
SiC F400,
WS749
24
11
4




17 μm







2
Diamond,
WS236
5
14
1




15 μm







3
SiC F400,
WS236
24
13
1




17 μm







4
SiC P500,
WS236
24
18
1




32 μm









F400 and F500 refer to the grain size distribution as characterized in accordance with the Federation of European Producers of Abrasives (FEPA) standards. WS 749 and WS236 are glycol-based vehicles.


Example 2
Lapping

Several wafers were obtained from wiresaw cutting operations as substantially described in Example 1. These non-stoichiometric spinel wafers were lapped utilizing various lapping slurries. Lapping was performed utilizing a model AL00-1 lapping system available from Peter Wolters A G, Rendsburg, Germany. The applied pressure was about 1.5 psi; the relative surface velocity was about 0.8 msec; the slurry flow rate was about 40 ml/min; and about 15% abrasive material grain by weight was utilized in the lapping slurry.


For each wafer, the material removal rate, the initial and final surface roughness (Ra), the maximum peak to valley height (PV), and the average value of the five highest peaks and five lowest valleys (Rz) were measured over the evaluation length. TTV, bow and flatness were also measured.



FIGS. 3A-3C show the effect on performance of the various lapping vehicles utilized wherein HTS-1.4, AMBERCUT, and KELZAN refer to lapping vehicles, some of which are available from, for example, Intersurface Dynamics Inc., Bethel, Conn. and Innovative Organics/Saint-Gobain Corporation, Anaheim, Calif., and F500 refers to the grain size distribution as characterized in accordance with the Federation of European Producers of Abrasives standards.


Example 3
Chemical Etching

Several 2-inch diameter non-stoichiometric spinel wafers, about 360 μm thick, were prepared by wire saw cutting (utilizing a wiresaw from HCT Shaping Systems SA, Switzerland, with a wire diameter of about 180 μm, wire speed of about 10 m/sec, a cutting speed of about 127 μm/sec, a wire forward about 200 μm and a wire backward about 192 μm) a non-stoichiometric spinel boule while utilizing a cutting slurry having about 1400000 carats (about 28 kg) of resin bonded diamond (about 15 μm), about 38 gallons of glycol (WS236), and about 100 ml of an antifoaming agent; lapping as substantially described in Example 2. These lapped wafers were etched in several acid solutions, listed in Table 2.


For each run, the etching solution volume utilized was about 80 ml. The etching solutions utilized about 98% sulfuric acid alone or with phosphoric acid. Each of the etching solutions was heated in a covered alumina crucible on a hotplate to the desired temperature. Each of the wafers was weighed prior to etching.


Four runs, varying time and temperature, were performed. In the pure sulfuric acid experimental runs, wafers were etched at temperatures of about 150° C. and at about 230° C. for about fifteen minutes, at about 175° C. for about ninety minutes, and at about 245° C. for about thirty minutes. In the sulfuric acid and phosphoric acid mixture (3:1 by volume) experimental runs, wafers were etched at about 150° C. for about fifteen and thirty minutes, and at about 240° C. for about thirty minutes.


After immersion in the etching solutions, the wafers were allowed to cool in ambient temperature air, rinsed with boiling water, and, subsequently, with room temperature, deionized water. The wafers were dried with a nitrogen stream and weighed. Table 2 summarizes the etching conditions and the measured etching rates.














TABLE 2









Total





Tempera-

Thickness
Etching


Descrip-
Etching
ture,
Time,
Removed,
Rate,


tion
Solution
° C.
minutes
μm
mg/min




















Production
H2SO4
175 
90
1.628
0.133


Scale (28







wafers/







batch)







1
H2SO4
50
15
0.014
0.0007


2
H2SO4
75
15
0.041
0.02


3
H2SO4
100 
15
0.082
0.04


4
H2SO4
125 
15
0.163
0.08


5
H2SO4
150 
15
0.136
0.067


6
H2SO4
230 
15
1.496
0.733


7
H2SO4
240 
30
2.122
0.52


8
H2SO4 +
175 
15
0.748
0.367



H3PO4 (9:1)






9
H2SO4 +
220 
20
3.332
1.125



H3PO4 (9:1)






10
H2SO4 +
150 
15
0.313
0.153



H3PO4 (5:1)






11
H2SO4 +
100 
15
0.136
0.067



H3PO4 (3:1)






12
H2SO4 +
150 
15
0.422
0.207



H3PO4 (3:1)






13
H2SO4 +
175 
15
0.884
0.433



H3PO4 (3:1)






14
H2SO4 +
200 
15
2.04
1



H3PO4 (3:1)






15
H2SO4 +
240 
30
10.839
2.657



H3PO4 (3:1)






16
H2SO4 +
230 
15
4.719
2.313



H3PO4 (1:1)






17
H2SO4 +
250 
15
6.623
3.247



H3PO4 (1:1)






18
H2SO4 +
175,
15
3.699
1.813



H3PO4 (1:1)
increased to







210 in the







last 5







minutes









Example 4
Chemical Mechanical Polishing

Chemical mechanical polishing operations were performed on 2-inch spinel wafer samples that were chemically etched as substantially described in Example 3. Etching was performed by immersing the wafers in sulfuric acid at about 175° C. for about ninety minutes.



FIG. 4 exemplarily shows the typical isoelectric behavior in terms of zeta potential of particles in a CMP slurry. As shown, the particles are typically stable at a pH of less than about 4 and may also be stable at relatively high pH.



FIGS. 5A-5B graphically illustrate the performance, quantified as MRR and surface finish, of silica and alpha alumina abrasive materials in the CMP slurry when utilized to polish wafers; the results show that low pH alpha alumina has an acceptable MRR while providing acceptable surface finish qualities. FIGS. 6A-6B graphically illustrates the effect on performance with the use of an organic phosphate additive in the CMP slurry. In FIG. 6B, the smaller bar (lower surface roughness value) was the measured Ra and the taller bar (higher value) was the measured PV. The data shows that the same surface finish quality was achieved by utilizing a complexing agent.


Tables 3 and 4 list the performance of various CMP slurries, without (Table 3) and with a complexing agent (Table 4). CMP was performed with an applied pressure of about 4 psi; a relative velocity of about 3 msec; a slurry solids loading of about 10% by volume; and for a polishing time of about two hours. The pH of the CMP slurries were about 3.8. The data in Tables 3 and 4 shows that utilizing a complexing agent in low pH α-Al2O3 CMP slurry can increase the MRR without substantially changing the surface finish properties.









TABLE 3







Low pH α-Al2O3 CMP slurry performance (10% solids) without a


complexing agent.













Amount






Time,
Removed,
Ra,
PV,
Rz,
Rms,


minutes
μm
μm
μm
μm
μm















0







60
12.1






120
21.5






180
32.6






210
38.1
5.9
72
52
7.4


0







60
10.5






120
19.0






180
31.2






210
36.3
5.2
58
42
6.6
















TABLE 4







Low pH α-Al2O3 CMP slurry performance (10% solids) with


MAYOQUEST ® 2100 PBTC as a complexing agent.













Amount






Time,
Removed,
Ra,
PV,
Rz,
Rms,


minutes
μm
μm
μm
μm
μm















0







60
13.6






120
25.8






180
41.4






210
49.6
5.6
73
50
7.1


0







60
14.8






120
27.8






180
42.3
5.9
71
48
7.4









Example 5
Fabricated Wafer

Wafers were prepared by wiresaw cutting a non-stoichiometric spinel boule (MgO:Al2O3 ratio of about 1:3) as substantially described in Example 1. The rough-cut wafers were then lapped as substantially described in Example 2. Some of the lapped, rough-cut wafers were then etched as substantially described in Example 3. Finally, the etched wafers were chemically mechanically polished as substantially described in Example 4.


Etched and non-etched wafers were evaluated and determined to have the properties listed in Table 5; 26 wafers were etched and 26 wafers were not and the average of the measured values are listed along with the standard deviation in parenthesis.



FIG. 7, which is a copy of an AFM photograph, shows the surface quality of the fabricated wafer; the wafer shown was found to have no visible scratches or pits with a Rms of about 0.224 nm, a Ra of about 0.176 nm and a Rmax of about 5.634 nm. The boxed region shown in FIG. 7 was measured to have a Rms of about 0.205 nm, a Ra of about 0.158 nm, and a Rmax of about 3.232 nm.



FIGS. 8 and 9 are copies of display screens characterizing the surface qualities of a portion of a wafer through the stages of processing of the invention as characterized by utilizing white light interferometric systems available from, for example, Zygo Corporation, Middlefield, Conn. In particular, FIG. 8 characterizes the surface roughness of a representative wiresaw roughcut wafer and FIG. 9 characterizes the surface quality of a representative lapped wafer.


The results presented in FIGS. 8 and 9 and as quantified in Table 5, show that by etching according to the invention, the surface qualities of wafers can be improved.














TABLE 5






TTV,
Taper,
TIR,
Warp,
Bow,


Description
μm
μm
μm
μm
μm




















Not etched
13.424
3.936
12.491
12.491
5.034



(1.911)
(1.917)
(1.865)
(1.865)
(1.196)


Etched
9.165
3.375
8.175
8.175
2.782



(2.194)
(1.651)
(2.418)
(2.418)
(0.970)


Improvement
31.7
14.3
34.6
34.6
44.7


with







etching, %









Having thus described several aspects of at least one embodiment of this invention, it is to be appreciated various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description and drawings are by way of example only. Those skilled in the art would appreciate that the parameters and configurations described herein are exemplary and that actual parameters and/or configurations may depend on the specific application in which the articles, system, and techniques of the invention are used. Moreover, it should also be appreciated that the invention is directed to each feature, system, subsystem, or acts described herein and any combination of two or more such aspects, if such are not inconsistent, is considered to be within the scope of the invention as embodied in the claims.

Claims
  • 1. A wafer consisting essentially of single crystal non-stoichiometric spinel and-having a surface that is substantially free of a defect zone and having a total thickness variation of less than about 10 μm and a taper of less than about 3.4 μm.
  • 2. The wafer of claim 1 having a total thickness variation of less than about 5 μm.
  • 3. The wafer of claim 1 having a total indicated reading of less than about 8.2 μm.
  • 4. The wafer of claim 3 having a warp of less than about 8.2 μm.
  • 5. The wafer of claim 4 having a bow of less than about 2.8 μm.
  • 6. A spinel wafer having a taper of less than about 3.4 μm and a total indicated reading of less than about 8.2 μm.
  • 7. The spinel wafer of claim 6 having a warp of less than about 8.2 μm.
  • 8. The spinel wafer of claim 7 having a bow of less than about 2.8 μm.
CROSS-REFERENCE TO RELATED APPLICATION(S)

The present application is a continuation application of U.S. application Ser. No. 11/065,397, filed Feb. 24, 2005, which application is incorporated by reference herein in its entirety.

US Referenced Citations (93)
Number Name Date Kind
2634554 Barnes et al. Apr 1953 A
3424955 Seiter et al. Jan 1969 A
3625868 Grabmaier et al. Dec 1971 A
3655439 Seiter Apr 1972 A
3658586 Wang Apr 1972 A
3736158 Cullen et al. May 1973 A
3753775 Robinson et al. Aug 1973 A
3796597 Porter et al. Mar 1974 A
3802967 Ladany et al. Apr 1974 A
3808065 Robinson et al. Apr 1974 A
3808836 Jones May 1974 A
3816906 Falckenberg Jun 1974 A
3876382 Falckenberg Apr 1975 A
3883313 Cullen et al. May 1975 A
3885978 Doi et al. May 1975 A
3898051 Schmid Aug 1975 A
3950504 Belding et al. Apr 1976 A
3964942 Berkenblit et al. Jun 1976 A
3990902 Nishizawa et al. Nov 1976 A
4000977 Falckenberg Jan 1977 A
4177321 Nishizawa Dec 1979 A
4347210 Maguire et al. Aug 1982 A
4370739 Wang et al. Jan 1983 A
4404265 Manasevit Sep 1983 A
4493720 Gauthier et al. Jan 1985 A
4624901 Glass Nov 1986 A
4627064 Auzel et al. Dec 1986 A
4649070 Kondo et al. Mar 1987 A
4657754 Bauer et al. Apr 1987 A
4755314 Sakaguchi et al. Jul 1988 A
4819167 Cheng et al. Apr 1989 A
4963520 Yoo et al. Oct 1990 A
5138298 Shino Aug 1992 A
5530267 Brandle, Jr. et al. Jun 1996 A
5557624 Stultz et al. Sep 1996 A
5643044 Lund Jul 1997 A
5644400 Mundt Jul 1997 A
5654973 Stultz et al. Aug 1997 A
5741724 Ramdani et al. Apr 1998 A
5742026 Dickinson, Jr. et al. Apr 1998 A
5750434 Urushidani et al. May 1998 A
5768335 Shahid Jun 1998 A
5802083 Birnbaum Sep 1998 A
5822213 Huynh Oct 1998 A
5825913 Rostami et al. Oct 1998 A
5850410 Kuramata Dec 1998 A
5968267 Li Oct 1999 A
5982796 Kokta et al. Nov 1999 A
5989301 Laconto, Sr. et al. Nov 1999 A
6021380 Fredriksen et al. Feb 2000 A
6023479 Thony et al. Feb 2000 A
6048577 Garg Apr 2000 A
6104529 Brandle, Jr. et al. Aug 2000 A
6211088 Masuda et al. Apr 2001 B1
6238450 Garg et al. May 2001 B1
6258137 Garg et al. Jul 2001 B1
6265089 Fatemi et al. Jul 2001 B1
6364920 Garg et al. Apr 2002 B1
6366596 Yin et al. Apr 2002 B1
6391072 Garg May 2002 B1
6406769 Delabre Jun 2002 B1
6418921 Schmid et al. Jul 2002 B1
6533874 Vaudo et al. Mar 2003 B1
6586342 Mayer et al. Jul 2003 B1
RE38489 Thony et al. Apr 2004 E
6839362 Kokta et al. Jan 2005 B2
6844084 Kokta et al. Jan 2005 B2
6846434 Akselrod Jan 2005 B2
7045223 Kokta et al. May 2006 B2
7301223 Rodney et al. Nov 2007 B2
7326477 Stone-Sundberg et al. Feb 2008 B2
7332031 Tischler et al. Feb 2008 B2
20010026950 Sunakawa et al. Oct 2001 A1
20020028314 Tischler et al. Mar 2002 A1
20020030194 Camras et al. Mar 2002 A1
20020086534 Cuomo et al. Jul 2002 A1
20030007520 Kokta et al. Jan 2003 A1
20030170920 Bhagavat et al. Sep 2003 A1
20030188678 Kokta et al. Oct 2003 A1
20030190770 Yeom et al. Oct 2003 A1
20030213950 Hwang Nov 2003 A1
20040063236 Kwak et al. Apr 2004 A1
20040089220 Kokta et al. May 2004 A1
20040089919 Motoki et al. May 2004 A1
20040216388 Mathur et al. Nov 2004 A1
20050014097 Tailhades et al. Jan 2005 A1
20050014347 Tomita et al. Jan 2005 A1
20050061230 Kokta et al. Mar 2005 A1
20050061231 Stone-Sundberg et al. Mar 2005 A1
20050103257 Xu et al. May 2005 A1
20050126471 Jenny et al. Jun 2005 A1
20050130394 Falster Jun 2005 A1
20050161697 Nakahata et al. Jul 2005 A1
Foreign Referenced Citations (73)
Number Date Country
1291795 Apr 2001 CN
1379484 Nov 2002 CN
1469459 Jan 2004 CN
1476046 Feb 2004 CN
1476047 Feb 2004 CN
1619809 Aug 1970 DE
1619809 Dec 1975 DE
0 148 656 Jul 1985 EP
0 263 171 Apr 1988 EP
0 762 930 Mar 1997 EP
997445 May 2000 EP
1298709 Apr 2003 EP
1394867 Mar 2004 EP
1471976 Mar 1967 FR
50-12970 Feb 1975 JP
53-043481 Apr 1978 JP
53038968 Apr 1978 JP
79-026873 Sep 1979 JP
58-090736 May 1983 JP
58-211736 Dec 1983 JP
61-142759 Jun 1986 JP
62-123059 Jun 1987 JP
62-188325 Aug 1987 JP
7-235692 Sep 1995 JP
07-307316 Nov 1995 JP
8-040797 Feb 1996 JP
8-083802 Mar 1996 JP
8-095233 Apr 1996 JP
08-316571 Nov 1996 JP
9-129651 May 1997 JP
9-129928 May 1997 JP
09-278595 Oct 1997 JP
11-157997 Jun 1999 JP
11-195813 Jul 1999 JP
11-235659 Aug 1999 JP
11-274559 Oct 1999 JP
2000-216502 Aug 2000 JP
2000-228367 Aug 2000 JP
2000-331940 Nov 2000 JP
2001-010898 Jan 2001 JP
2001-080989 Mar 2001 JP
2001-198808 Jul 2001 JP
2001-220295 Aug 2001 JP
2001-253800 Sep 2001 JP
2002-012856 Jan 2002 JP
2002-050577 Feb 2002 JP
2002-084035 Mar 2002 JP
2002-158377 May 2002 JP
2002-255694 Sep 2002 JP
2002-353425 Dec 2002 JP
2003-045829 Feb 2003 JP
2003-113000 Apr 2003 JP
2003-124151 Apr 2003 JP
2003-165042 Jun 2003 JP
2003-273022 Sep 2003 JP
2003-320521 Nov 2003 JP
2003-334754 Nov 2003 JP
2003-338638 Nov 2003 JP
2004-006867 Jan 2004 JP
2004-014691 Jan 2004 JP
2004-140394 May 2004 JP
2002-043128 Jun 2002 KR
1781271 Dec 1992 RU
550836 Sep 2003 TW
WO 0068332 Nov 2000 WO
WO 0199155 Dec 2001 WO
WO 0292674 Nov 2002 WO
WO 02095887 Nov 2002 WO
03084886 Oct 2003 WO
WO 2004033769 Apr 2004 WO
2005031046 Apr 2005 WO
2005031047 Apr 2005 WO
2005031048 May 2008 WO
Continuations (1)
Number Date Country
Parent 11065397 Feb 2005 US
Child 11365465 US