Claims
- 1. An electronically erasable and programmable ROM nonvolatile semiconductor memory device having NOR-structured cell arrays, comprising:
- first field insulating films extended in the horizontal direction thereof to separate channel regions of memory cells;
- bit lines composed of buried diffusion layers extended in the vertical direction thereof by being crossed with said first field insulating films in order to form drain and source regions of said memory cells;
- insulating layers formed over said bit lines;
- contact regions formed over every odd bit line of one end of said cell arrays and over every even bit line of other end thereof, then to reduce the resistance of said bit lines;
- floating gates composed of first conductive layers formed over said channel regions of said memory cells and of second conductive layers formed between said first conductive layer and said insulating layer on said buried diffusion layers;
- interlayer insulating films for covering the surface of a corresponding floating gate; and
- control gate layers formed over said memory cell arrays by being extended in the horizontal direction thereof through said interlayer insulating films.
- 2. The device as recited in claim 1, wherein said interlayer insulating films covering the surface of said floating gates are constructed with silicon oxide film layers formed over silicon nitride film layers, said silicon nitride film layers and silicon oxide film layers formed below said nitride film layers.
- 3. The device as recited in claim 1, wherein said contact regions are separated from each other by second field insulating films.
- 4. The device as recited in claim 1, wherein said buried diffusion layers are formed by implanting arsenic ions.
- 5. The device as recited in claim 1, wherein a select transistor is arranged between said contact regions formed over every odd bit line of one end of said cell arrays and over every even bit line of the other end thereof.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of application Ser. No. 08/774,100, filed Dec. 24, 1996, now U.S. Pat. No. 5,888,871, the disclosure of which is hereby incorporated herein by reference.
US Referenced Citations (8)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
774100 |
Dec 1996 |
|