Claims
- 1. A flash memory structure, comprising:a) a sidewall structure on top of a semiconductor substrate on sides of a removed silicon nitride core, wherein areas of said removed silicon nitride core are arranged in rows and columns, b) buried bit lines implanted into said substrate in columns between areas of said removed silicon nitride core and partially beneath said sidewall structure, wherein said buried bit lines function as sources and drains for split gate flash memory cells, c) said sidewall structure forming a floating gate over said buried bit lines, d) a first insulator layer sandwiched between two second insulators in an insulator stack and deposited over the surface of said substrate, e) a control gate deposited and patterned over said insulator stack, f) said control gate forming a flash memory word line.
- 2. The flash memory structure of claim 1, wherein a first voltage is applied to said control gate and a second voltage is applied to said buried bit lines of said flash memory cells that allows said floating gates of said flash memory cell to be written when said first voltage is a high voltage and to be read when said first voltage is a moderate voltage higher than said second voltage.
- 3. The flash memory structure of claim 1, wherein a high positive voltage applied to two adjacent buried bit lines with zero volts applied to said control gate erases said floating gates located between said two adjacent buried bit lines by means of Fowler-Nordheim tunneling.
- 4. The flash memory structure of claim 1, wherein said buried bit lines run beneath a plurality of sidewall structures that form a plurality of flash memory cells.
- 5. The flash memory structure of claim 1, wherein said control gate is patterned in polysilicon overlaying said insulator stack that comprises ONO (oxide-nitride-oxide) and connects a plurality of split gate flash memory cells in a plurality of word lines.
Parent Case Info
This is a division of patent application Ser. No. 09/495,342, filing date Feb. 1, 2000, now U.S. Pat. No. 6,417,049. A Novel Split Gate Flash Cell For Multiple Storage, assigned to the same assignee as the present invention.
US Referenced Citations (5)