Claims
- 1. A split gate flash memory array, comprising:a) a plurality of floating gates organized in rows and columns on a semiconductor substrate, b) a plurality of buried bit lines implanted into said substrate separated by semiconductor channels and running a length of said columns of said floating gates, c) each buried bit line of said plurality of buried bit lines laying beside and extending beneath said columns of said floating gates, wherein each buried bit line is shared between two adjacent cells in a row of memory cells and further each buried bit line a is transistor drain for a first adjacent cell and a transistor source for a second adjacent cell, d) a plurality of control gates patterned in polysilicon overlaying said rows of floating gates and the semiconductor channels there between, e) each control gate of said plurality of control gates extending a length of each row of floating gates and forming a word line for that row of floating gates.
- 2. The split gate flash memory array of claim 1, wherein said buried bit lines operate as sources and drains during memory cell program and read cycles.
- 3. The split gate flash memory array of claim 1, wherein an insulating layer of ONO (oxide-nitride-oxide) separates said floating gates from said control gates.
- 4. The split gate flash memory array of claim 1, wherein voltages applied to said control gates and said buried bit lines allows said floating gates to be programmed and read.
- 5. The split gate flash memory array of claim 1, wherein said floating gates are erased by means of Fowler-Nordheim tunneling when a positive voltage of sufficient magnitude is applied from said buried bit lines to said control gates.
Parent Case Info
This is a divisional of patent application Ser. No. 09/396,519, filing date Sep. 15, 1999, now U.S. Pat. No. 6,249,454 issued on Jun. 19, 2001, Split-Gate Flash Cell For Virtual Ground Architecture, assigned to the same assignee as the present invention.
US Referenced Citations (10)