Claims
- 1. A split two-phase CCD clocking gate apparatus comprising in combination:
- a substrate of P-type semiconductor material,
- a layer of N-type semiconductor material deposited atop said substrate,
- a first phase region formed in said layer of N-type semiconductor material,
- a virtual phase region formed in said N-type semiconductor material adjacent to and in electrical contact with said first phase region,
- a second phase region formed in said layer of N-type semiconductor material adjacent to and in electrical contact with said virtual phase region,
- a thin layer of insulating material deposited atop said layer of N-type semiconductor material covering all three regions formed in said layer of N-type semiconductor material,
- a first clocking gate formed on said thin layer of insulating material over said first phase region, said first clocking gate receiving a first phase clock signal, and,
- a second clocking gate formed on said thin layer of insulating material over said second phase region, said second clocking gate receiving a second phase clock signal, charge in the potential well in said first phase region will be transferred through said virtual phase region to the potential well in said second phase region when said first phase clock signal is repulsive and said second phase clock signal is attractive.
- 2. A split two-phase CCD clocking gate apparatus as described in claim 1 wherein said first phase region comprises in combination a first and second doped region, adjacent to each other, with different concentrations of N-dopant.
- 3. A split two-phase CCD clocking gate apparatus as described in in claim 1 wherein said second phase region comprises in combination a first and second doped region, adjacent to each other, with different concentrations of N-dopant.
- 4. A split two-phase CCD clocking gate apparatus as described in in claim 1 wherein said virtual phase region comprises in combination a first and second implant region, said first implant region positioned atop of said second implant region, said first implant region being doped with a predetermined concentration of P-dopant, said second implant region being doped with a predetermined concentration of N-dopant.
- 5. A split two-phase CCD clocking gate apparatus as described in claim 1 wherein a clock signal that is repulsive is more negative than a clock signal that is attractive.
- 6. A split two-phase CCD clocking gate apparatus as described in claim 2 wherein the concentration of N-dopant of said first doped region is less than the concentration of N-dopant of said second doped region.
- 7. A split two-phase CCD clocking gate apparatus as described in claim 3 wherein the concentration of N-dopant of said first doped region is less than the concentration of N-dopant of said second doped region.
- 8. A split two-phase CCD clocking gate apparatus as described in claim 4 wherein said virtual phase region is at a constant potential.
- 9. A split two-phase CCD clocking gate apparatus as described in claim 4 wherein said virtual phase region has a predetermined width that is very narrow.
- 10. A split two-phase CCD clocking gate apparatus as described in claim 9 wherein said predetermined width is approximately 1 micron.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3796933 |
Arnett et al. |
Mar 1974 |
|
4229752 |
Hynecek |
Oct 1980 |
|