Claims
- 1. SRAM memory cells provided with a balk transistor part comprising N-channel type access transistors and driver transistors and a P-channel type load part, wherein the load part is a thin film transistor into which P-channel part the P type dopant is implanted or driven by BF.sub.2, and the thin film transistor is formed above the balk transistor part.
- 2. SRAM memory as claimed in claim 1, wherein a gate electrode of the thin film transistor is formed above the gate electrode of the balk transistor.
- 3. SRAM memory cells as claimed in claim 1, wherein an insulating layer is formed between the thin film transistor and the balk transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P07-008162 |
Jan 1995 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/511,820 filed Aug. 7, 1995, now U.S. Pat. No. 5,635,731.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
4-290467 |
Oct 1992 |
JPX |
5-109988 |
Apr 1993 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
511820 |
Aug 1995 |
|